EXT
Extract vector from pair of vectors
This instruction extracts the lowest vector elements from the
second source SIMD&FP register and the highest vector elements from the first
source SIMD&FP register,
concatenates the results into a vector,
and writes the vector to the destination SIMD&FP register vector.
The index value specifies the lowest vector element to extract from the
first source register, and consecutive elements are extracted from
the first, then second, source registers until the destination vector is filled.
Depending on the settings in the CPACR_EL1,
CPTR_EL2, and CPTR_EL3 registers,
and the current Security state and Exception level,
an attempt to execute the instruction might be trapped.
If PSTATE.DIT is 1:
The execution time of this instruction is independent of:
The values of the data supplied in any of its registers.
The values of the NZCV flags.
The response of this instruction to asynchronous exceptions does not vary based on:
The values of the data supplied in any of its registers.
The values of the NZCV flags.
0
1
0
1
1
1
0
0
0
0
0
0
EXT <Vd>.<T>, <Vn>.<T>, <Vm>.<T>, #<index>
if Q == '0' && imm4<3> == '1' then UNDEFINED;
constant integer d = UInt(Rd);
constant integer n = UInt(Rn);
constant integer m = UInt(Rm);
constant integer datasize = 64 << UInt(Q);
constant integer position = 8 * UInt(imm4);
<Vd>
Is the name of the SIMD&FP destination register, encoded in the "Rd" field.
<T>
Is an arrangement specifier,
<Vn>
Is the name of the first SIMD&FP source register, encoded in the "Rn" field.
<Vm>
Is the name of the second SIMD&FP source register, encoded in the "Rm" field.
<index>
Is the lowest numbered byte element to be extracted,
Q
imm4<3>
<index>
0
0
UInt(imm4<2:0>)
0
1
RESERVED
1
x
UInt(imm4)
CheckFPAdvSIMDEnabled64();
constant bits(datasize) hi = V[m, datasize];
constant bits(datasize) lo = V[n, datasize];
constant bits(datasize*2) concat = hi : lo;
V[d, datasize] = concat<(position+datasize)-1:position>;