FCVTZU Floating-point convert to unsigned integer, rounding toward zero (predicated) Convert to the unsigned integer nearer to zero from each active floating-point element of the source vector, and place the results in the corresponding elements of the destination vector. Inactive elements in the destination vector register remain unmodified. If the input and result types have a different size the smaller type is held unpacked in the least significant bits of elements of the larger size. When the input is the smaller type the upper bits of each source element are ignored. When the result is the smaller type the results are zero-extended to fill each destination element. Green True True True It has encodings from 7 classes: Half-precision to 16-bit , Half-precision to 32-bit , Half-precision to 64-bit , Single-precision to 32-bit , Single-precision to 64-bit , Double-precision to 32-bit and Double-precision to 64-bit 0 1 1 0 0 1 0 1 0 1 0 1 1 0 1 1 1 0 1 FCVTZU <Zd>.H, <Pg>/M, <Zn>.H if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 16; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 16; constant integer d_esize = 16; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 0 1 0 1 1 1 0 1 1 0 1 FCVTZU <Zd>.S, <Pg>/M, <Zn>.H if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 32; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 16; constant integer d_esize = 32; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 0 1 0 1 1 1 1 1 1 0 1 FCVTZU <Zd>.D, <Pg>/M, <Zn>.H if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 64; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 16; constant integer d_esize = 64; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 1 0 0 1 1 1 0 1 1 0 1 FCVTZU <Zd>.S, <Pg>/M, <Zn>.S if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 32; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 32; constant integer d_esize = 32; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 1 1 0 1 1 1 0 1 1 0 1 FCVTZU <Zd>.D, <Pg>/M, <Zn>.S if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 64; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 32; constant integer d_esize = 64; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 1 1 0 1 1 0 0 1 1 0 1 FCVTZU <Zd>.S, <Pg>/M, <Zn>.D if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 64; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 64; constant integer d_esize = 32; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; 0 1 1 0 0 1 0 1 1 1 0 1 1 1 1 1 1 0 1 FCVTZU <Zd>.D, <Pg>/M, <Zn>.D if !IsFeatureImplemented(FEAT_SVE) && !IsFeatureImplemented(FEAT_SME) then UNDEFINED; constant integer esize = 64; constant integer g = UInt(Pg); constant integer n = UInt(Zn); constant integer d = UInt(Zd); constant integer s_esize = 64; constant integer d_esize = 64; constant boolean unsigned = TRUE; constant FPRounding rounding = FPRounding_ZERO; <Zd> Is the name of the destination scalable vector register, encoded in the "Zd" field. <Pg> Is the name of the governing scalable predicate register P0-P7, encoded in the "Pg" field. <Zn> Is the name of the source scalable vector register, encoded in the "Zn" field. CheckSVEEnabled(); constant integer VL = CurrentVL; constant integer PL = VL DIV 8; constant integer elements = VL DIV esize; constant bits(PL) mask = P[g, PL]; constant bits(VL) operand = if AnyActiveElement(mask, esize) then Z[n, VL] else Zeros(VL); bits(VL) result = Z[d, VL]; for e = 0 to elements-1 if ActivePredicateElement(mask, e, esize) then constant bits(esize) element = Elem[operand, e, esize]; constant bits(d_esize) res = FPToFixed(element<s_esize-1:0>, 0, unsigned, FPCR, rounding, d_esize); Elem[result, e, esize] = Extend(res, esize, unsigned); Z[d, VL] = result;