FMINP (scalar) Floating-point minimum of pair of elements (scalar) This instruction compares two vector elements in the source SIMD&FP register and writes the smallest of the floating-point values as a scalar to the destination SIMD&FP register. When FPCR.AH is 0, the behavior is as follows for each pairwise operation: Negative zero compares less than positive zero. When FPCR.DN is 0, if either element is a NaN, the result is a quiet NaN. When FPCR.DN is 1, if either element is a NaN, the result is Default NaN. When FPCR.AH is 1, the behavior is as follows for each pairwise operation: If both elements are zeros, regardless of the sign of either zero, the result is the second element. If either element is a NaN, regardless of the value of FPCR.DN, the result is the second element. This instruction can generate a floating-point exception. Depending on the settings in FPCR, the exception results in either a flag being set in FPSR or a synchronous exception being generated. For more information, see Floating-point exception traps. Depending on the settings in the CPACR_EL1, CPTR_EL2, and CPTR_EL3 registers, and the current Security state and Exception level, an attempt to execute the instruction might be trapped. It has encodings from 2 classes: Half-precision and Single-precision and double-precision 0 1 0 1 1 1 1 0 1 0 1 1 0 0 0 0 1 1 1 1 1 0 FMINP H<d>, <Vn>.2H if !IsFeatureImplemented(FEAT_FP16) then UNDEFINED; if sz == '1' then UNDEFINED; constant integer d = UInt(Rd); constant integer n = UInt(Rn); constant integer esize = 16; constant integer datasize = 32; 0 1 1 1 1 1 1 0 1 1 1 0 0 0 0 1 1 1 1 1 0 FMINP <V><d>, <Vn>.<T> constant integer d = UInt(Rd); constant integer n = UInt(Rn); constant integer esize = 32 << UInt(sz); constant integer datasize = esize * 2; <d> Is the number of the SIMD&FP destination register, encoded in the "Rd" field. <Vn> Is the name of the SIMD&FP source register, encoded in the "Rn" field. <V> Is the destination width specifier, sz <V> 0 S 1 D
<T> Is the source arrangement specifier, sz <T> 0 2S 1 2D
CheckFPAdvSIMDEnabled64(); constant bits(datasize) operand = V[n, datasize]; V[d, esize] = FPReduce(ReduceOp_FMIN, operand, esize, FPCR);