INS (general)
Insert vector element from general-purpose register
This instruction copies the contents of
the source general-purpose register
to the specified vector element in the destination SIMD&FP register.
This instruction can insert data into individual elements within a SIMD&FP
register without clearing the remaining bits to zero.
Depending on the settings in the CPACR_EL1,
CPTR_EL2, and CPTR_EL3 registers,
and the current Security state and Exception level,
an attempt to execute the instruction might be trapped.
If PSTATE.DIT is 1:
The execution time of this instruction is independent of:
The values of the data supplied in any of its registers.
The values of the NZCV flags.
The response of this instruction to asynchronous exceptions does not vary based on:
The values of the data supplied in any of its registers.
The values of the NZCV flags.
This instruction is used by the alias
MOV (from general)
Unconditionally
The alias is always the preferred disassembly.
0
1
0
0
1
1
1
0
0
0
0
0
0
0
1
1
1
INS <Vd>.<Ts>[<index>], <R><n>
if imm5 IN 'x0000' then UNDEFINED;
constant integer size = LowestSetBitNZ(imm5<3:0>);
constant integer d = UInt(Rd);
constant integer n = UInt(Rn);
constant integer index = UInt(imm5<4:size+1>);
constant integer esize = 8 << size;
<Vd>
Is the name of the SIMD&FP destination register, encoded in the "Rd" field.
<Ts>
Is an element size specifier,
imm5
<Ts>
x0000
RESERVED
xxxx1
B
xxx10
H
xx100
S
x1000
D
<index>
Is the element index
imm5
<index>
x0000
RESERVED
xxxx1
UInt(imm5<4:1>)
xxx10
UInt(imm5<4:2>)
xx100
UInt(imm5<4:3>)
x1000
UInt(imm5<4>)
<R>
Is the width specifier for the general-purpose source register,
imm5
<R>
x0000
RESERVED
xxxx1
W
xxx10
W
xx100
W
x1000
X
<n>
Is the number [0-30] of the general-purpose source register or ZR (31), encoded in the "Rn" field.
Alias Conditions
CheckFPAdvSIMDEnabled64();
constant bits(esize) element = X[n, esize];
bits(128) result = V[d, 128];
Elem[result, index, esize] = element;
V[d, 128] = result;