LDG Load Allocation Tag This instruction loads an Allocation Tag from a memory address, generates a Logical Address Tag from the Allocation Tag and merges it into the destination register. The address used for the load is calculated from the base register and an immediate signed offset scaled by the Tag Granule. 1 1 0 1 1 0 0 1 0 1 1 0 0 LDG <Xt>, [<Xn|SP>{, #<simm>}] if !IsFeatureImplemented(FEAT_MTE) then UNDEFINED; constant integer t = UInt(Xt); constant integer n = UInt(Xn); constant bits(64) offset = LSL(SignExtend(imm9, 64), LOG2_TAG_GRANULE); <Xt> Is the 64-bit name of the general-purpose destination register, encoded in the "Xt" field. <Xn|SP> Is the 64-bit name of the general-purpose base register or stack pointer, encoded in the "Xn" field. <simm> Is the optional signed immediate offset, a multiple of 16 in the range -4096 to 4080, defaulting to 0 and encoded in the "imm9" field. bits(64) address; bits(4) tag; if n == 31 then CheckSPAlignment(); address = SP[]; else address = X[n, 64]; constant boolean devstoreunpred = FALSE; constant AccessDescriptor accdesc = CreateAccDescLDGSTG(MemOp_LOAD, devstoreunpred); address = AddressAdd(address, offset, accdesc); address = Align(address, TAG_GRANULE); tag = AArch64.MemTag[address, accdesc]; X[t, 64] = AArch64.AddressWithAllocationTag(X[t, 64], tag);