UQRSHRN
Unsigned saturating rounding shift right narrow by immediate and interleave
Shift right by an immediate value, the unsigned integer value in each element of the group of two source vectors and place the two-way interleaved rounded results in the half-width destination elements. Each result element is saturated to the half-width N-bit element's unsigned integer range 0 to (2N)-1. The immediate shift amount is an unsigned value in the range 1 to 16.
This instruction is unpredicated.
Green
False
0
1
0
0
0
1
0
1
1
0
1
1
0
0
1
1
1
0
0
UQRSHRN <Zd>.H, { <Zn1>.S-<Zn2>.S }, #<const>
if !IsFeatureImplemented(FEAT_SME2) && !IsFeatureImplemented(FEAT_SVE2p1) then UNDEFINED;
constant integer esize = 16;
constant integer n = UInt(Zn:'0');
constant integer d = UInt(Zd);
constant integer shift = esize - UInt(imm4);
<Zd>
Is the name of the destination scalable vector register, encoded in the "Zd" field.
<Zn1>
Is the name of the first scalable vector register of the source multi-vector group, encoded as "Zn" times 2.
<Zn2>
Is the name of the second scalable vector register of the source multi-vector group, encoded as "Zn" times 2 plus 1.
<const>
Is the immediate shift amount, in the range 1 to 16, encoded in the "imm4" field.
CheckSVEEnabled();
constant integer VL = CurrentVL;
constant integer PL = VL DIV 8;
constant integer elements = VL DIV (2 * esize);
bits(VL) result;
for e = 0 to elements-1
for i = 0 to 1
constant bits(VL) operand = Z[n+i, VL];
constant bits(2 * esize) element = Elem[operand, e, 2 * esize];
constant integer res = (UInt(element) + (1 << (shift-1))) >> shift;
Elem[result, 2*e + i, esize] = UnsignedSat(res, esize);
Z[d, VL] = result;