#[repr(C)] #[cfg_attr(feature = "impl-register-debug", derive(Debug))] #[doc = "Register block"] pub struct RegisterBlock { t: [T; 2], wdtconfig0: WDTCONFIG0, wdtconfig1: WDTCONFIG1, wdtconfig2: WDTCONFIG2, wdtconfig3: WDTCONFIG3, wdtconfig4: WDTCONFIG4, wdtconfig5: WDTCONFIG5, wdtfeed: WDTFEED, wdtwprotect: WDTWPROTECT, rtccalicfg: RTCCALICFG, rtccalicfg1: RTCCALICFG1, int_ena: INT_ENA, int_raw: INT_RAW, int_st: INT_ST, int_clr: INT_CLR, rtccalicfg2: RTCCALICFG2, _reserved16: [u8; 0x74], ntimers_date: NTIMERS_DATE, regclk: REGCLK, } impl RegisterBlock { #[doc = "0x00..0x48 - Cluster T%s, containing T?CONFIG, T?LO, T?HI, T?UPDATE, T?ALARMLO, T?ALARMHI, T?LOADLO, T?LOADHI, T?LOAD"] #[inline(always)] pub const fn t(&self, n: usize) -> &T { &self.t[n] } #[doc = "Iterator for array of:"] #[doc = "0x00..0x48 - Cluster T%s, containing T?CONFIG, T?LO, T?HI, T?UPDATE, T?ALARMLO, T?ALARMHI, T?LOADLO, T?LOADHI, T?LOAD"] #[inline(always)] pub fn t_iter(&self) -> impl Iterator { self.t.iter() } #[doc = "0x48 - Watchdog timer configuration register"] #[inline(always)] pub const fn wdtconfig0(&self) -> &WDTCONFIG0 { &self.wdtconfig0 } #[doc = "0x4c - Watchdog timer prescaler register"] #[inline(always)] pub const fn wdtconfig1(&self) -> &WDTCONFIG1 { &self.wdtconfig1 } #[doc = "0x50 - Watchdog timer stage 0 timeout value"] #[inline(always)] pub const fn wdtconfig2(&self) -> &WDTCONFIG2 { &self.wdtconfig2 } #[doc = "0x54 - Watchdog timer stage 1 timeout value"] #[inline(always)] pub const fn wdtconfig3(&self) -> &WDTCONFIG3 { &self.wdtconfig3 } #[doc = "0x58 - Watchdog timer stage 2 timeout value"] #[inline(always)] pub const fn wdtconfig4(&self) -> &WDTCONFIG4 { &self.wdtconfig4 } #[doc = "0x5c - Watchdog timer stage 3 timeout value"] #[inline(always)] pub const fn wdtconfig5(&self) -> &WDTCONFIG5 { &self.wdtconfig5 } #[doc = "0x60 - Write to feed the watchdog timer"] #[inline(always)] pub const fn wdtfeed(&self) -> &WDTFEED { &self.wdtfeed } #[doc = "0x64 - Watchdog write protect register"] #[inline(always)] pub const fn wdtwprotect(&self) -> &WDTWPROTECT { &self.wdtwprotect } #[doc = "0x68 - RTC calibration configure register"] #[inline(always)] pub const fn rtccalicfg(&self) -> &RTCCALICFG { &self.rtccalicfg } #[doc = "0x6c - RTC calibration configure1 register"] #[inline(always)] pub const fn rtccalicfg1(&self) -> &RTCCALICFG1 { &self.rtccalicfg1 } #[doc = "0x70 - Interrupt enable bits"] #[inline(always)] pub const fn int_ena(&self) -> &INT_ENA { &self.int_ena } #[doc = "0x74 - Raw interrupt status"] #[inline(always)] pub const fn int_raw(&self) -> &INT_RAW { &self.int_raw } #[doc = "0x78 - Masked interrupt status"] #[inline(always)] pub const fn int_st(&self) -> &INT_ST { &self.int_st } #[doc = "0x7c - Interrupt clear bits"] #[inline(always)] pub const fn int_clr(&self) -> &INT_CLR { &self.int_clr } #[doc = "0x80 - Timer group calibration register"] #[inline(always)] pub const fn rtccalicfg2(&self) -> &RTCCALICFG2 { &self.rtccalicfg2 } #[doc = "0xf8 - Timer version control register"] #[inline(always)] pub const fn ntimers_date(&self) -> &NTIMERS_DATE { &self.ntimers_date } #[doc = "0xfc - Timer group clock gate register"] #[inline(always)] pub const fn regclk(&self) -> ®CLK { &self.regclk } } #[doc = "Cluster T%s, containing T?CONFIG, T?LO, T?HI, T?UPDATE, T?ALARMLO, T?ALARMHI, T?LOADLO, T?LOADHI, T?LOAD"] pub use self::t::T; #[doc = r"Cluster"] #[doc = "Cluster T%s, containing T?CONFIG, T?LO, T?HI, T?UPDATE, T?ALARMLO, T?ALARMHI, T?LOADLO, T?LOADHI, T?LOAD"] pub mod t; #[doc = "WDTCONFIG0 (rw) register accessor: Watchdog timer configuration register\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig0::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig0::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig0`] module"] pub type WDTCONFIG0 = crate::Reg; #[doc = "Watchdog timer configuration register"] pub mod wdtconfig0; #[doc = "WDTCONFIG1 (rw) register accessor: Watchdog timer prescaler register\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig1::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig1::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig1`] module"] pub type WDTCONFIG1 = crate::Reg; #[doc = "Watchdog timer prescaler register"] pub mod wdtconfig1; #[doc = "WDTCONFIG2 (rw) register accessor: Watchdog timer stage 0 timeout value\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig2::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig2::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig2`] module"] pub type WDTCONFIG2 = crate::Reg; #[doc = "Watchdog timer stage 0 timeout value"] pub mod wdtconfig2; #[doc = "WDTCONFIG3 (rw) register accessor: Watchdog timer stage 1 timeout value\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig3::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig3::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig3`] module"] pub type WDTCONFIG3 = crate::Reg; #[doc = "Watchdog timer stage 1 timeout value"] pub mod wdtconfig3; #[doc = "WDTCONFIG4 (rw) register accessor: Watchdog timer stage 2 timeout value\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig4::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig4::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig4`] module"] pub type WDTCONFIG4 = crate::Reg; #[doc = "Watchdog timer stage 2 timeout value"] pub mod wdtconfig4; #[doc = "WDTCONFIG5 (rw) register accessor: Watchdog timer stage 3 timeout value\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtconfig5::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtconfig5::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtconfig5`] module"] pub type WDTCONFIG5 = crate::Reg; #[doc = "Watchdog timer stage 3 timeout value"] pub mod wdtconfig5; #[doc = "WDTFEED (w) register accessor: Write to feed the watchdog timer\n\nYou can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtfeed::W`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtfeed`] module"] pub type WDTFEED = crate::Reg; #[doc = "Write to feed the watchdog timer"] pub mod wdtfeed; #[doc = "WDTWPROTECT (rw) register accessor: Watchdog write protect register\n\nYou can [`read`](crate::Reg::read) this register and get [`wdtwprotect::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`wdtwprotect::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@wdtwprotect`] module"] pub type WDTWPROTECT = crate::Reg; #[doc = "Watchdog write protect register"] pub mod wdtwprotect; #[doc = "RTCCALICFG (rw) register accessor: RTC calibration configure register\n\nYou can [`read`](crate::Reg::read) this register and get [`rtccalicfg::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`rtccalicfg::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@rtccalicfg`] module"] pub type RTCCALICFG = crate::Reg; #[doc = "RTC calibration configure register"] pub mod rtccalicfg; #[doc = "RTCCALICFG1 (r) register accessor: RTC calibration configure1 register\n\nYou can [`read`](crate::Reg::read) this register and get [`rtccalicfg1::R`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@rtccalicfg1`] module"] pub type RTCCALICFG1 = crate::Reg; #[doc = "RTC calibration configure1 register"] pub mod rtccalicfg1; #[doc = "INT_ENA (rw) register accessor: Interrupt enable bits\n\nYou can [`read`](crate::Reg::read) this register and get [`int_ena::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`int_ena::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@int_ena`] module"] pub type INT_ENA = crate::Reg; #[doc = "Interrupt enable bits"] pub mod int_ena; #[doc = "INT_RAW (rw) register accessor: Raw interrupt status\n\nYou can [`read`](crate::Reg::read) this register and get [`int_raw::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`int_raw::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@int_raw`] module"] pub type INT_RAW = crate::Reg; #[doc = "Raw interrupt status"] pub mod int_raw; #[doc = "INT_ST (r) register accessor: Masked interrupt status\n\nYou can [`read`](crate::Reg::read) this register and get [`int_st::R`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@int_st`] module"] pub type INT_ST = crate::Reg; #[doc = "Masked interrupt status"] pub mod int_st; #[doc = "INT_CLR (w) register accessor: Interrupt clear bits\n\nYou can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`int_clr::W`]. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@int_clr`] module"] pub type INT_CLR = crate::Reg; #[doc = "Interrupt clear bits"] pub mod int_clr; #[doc = "RTCCALICFG2 (rw) register accessor: Timer group calibration register\n\nYou can [`read`](crate::Reg::read) this register and get [`rtccalicfg2::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`rtccalicfg2::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@rtccalicfg2`] module"] pub type RTCCALICFG2 = crate::Reg; #[doc = "Timer group calibration register"] pub mod rtccalicfg2; #[doc = "NTIMERS_DATE (rw) register accessor: Timer version control register\n\nYou can [`read`](crate::Reg::read) this register and get [`ntimers_date::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`ntimers_date::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@ntimers_date`] module"] pub type NTIMERS_DATE = crate::Reg; #[doc = "Timer version control register"] pub mod ntimers_date; #[doc = "REGCLK (rw) register accessor: Timer group clock gate register\n\nYou can [`read`](crate::Reg::read) this register and get [`regclk::R`]. You can [`reset`](crate::Reg::reset), [`write`](crate::Reg::write), [`write_with_zero`](crate::Reg::write_with_zero) this register using [`regclk::W`]. You can also [`modify`](crate::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api).\n\nFor information about available fields see [`mod@regclk`] module"] pub type REGCLK = crate::Reg; #[doc = "Timer group clock gate register"] pub mod regclk;