#[doc = "Register `WAKE_EN0` reader"] pub type R = crate::R; #[doc = "Register `WAKE_EN0` writer"] pub type W = crate::W; #[doc = "Field `clk_sys_clocks` reader - "] pub type CLK_SYS_CLOCKS_R = crate::BitReader; #[doc = "Field `clk_sys_clocks` writer - "] pub type CLK_SYS_CLOCKS_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_adc_adc` reader - "] pub type CLK_ADC_ADC_R = crate::BitReader; #[doc = "Field `clk_adc_adc` writer - "] pub type CLK_ADC_ADC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_adc` reader - "] pub type CLK_SYS_ADC_R = crate::BitReader; #[doc = "Field `clk_sys_adc` writer - "] pub type CLK_SYS_ADC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_busctrl` reader - "] pub type CLK_SYS_BUSCTRL_R = crate::BitReader; #[doc = "Field `clk_sys_busctrl` writer - "] pub type CLK_SYS_BUSCTRL_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_busfabric` reader - "] pub type CLK_SYS_BUSFABRIC_R = crate::BitReader; #[doc = "Field `clk_sys_busfabric` writer - "] pub type CLK_SYS_BUSFABRIC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_dma` reader - "] pub type CLK_SYS_DMA_R = crate::BitReader; #[doc = "Field `clk_sys_dma` writer - "] pub type CLK_SYS_DMA_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_i2c0` reader - "] pub type CLK_SYS_I2C0_R = crate::BitReader; #[doc = "Field `clk_sys_i2c0` writer - "] pub type CLK_SYS_I2C0_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_i2c1` reader - "] pub type CLK_SYS_I2C1_R = crate::BitReader; #[doc = "Field `clk_sys_i2c1` writer - "] pub type CLK_SYS_I2C1_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_io` reader - "] pub type CLK_SYS_IO_R = crate::BitReader; #[doc = "Field `clk_sys_io` writer - "] pub type CLK_SYS_IO_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_jtag` reader - "] pub type CLK_SYS_JTAG_R = crate::BitReader; #[doc = "Field `clk_sys_jtag` writer - "] pub type CLK_SYS_JTAG_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_vreg_and_chip_reset` reader - "] pub type CLK_SYS_VREG_AND_CHIP_RESET_R = crate::BitReader; #[doc = "Field `clk_sys_vreg_and_chip_reset` writer - "] pub type CLK_SYS_VREG_AND_CHIP_RESET_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pads` reader - "] pub type CLK_SYS_PADS_R = crate::BitReader; #[doc = "Field `clk_sys_pads` writer - "] pub type CLK_SYS_PADS_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pio0` reader - "] pub type CLK_SYS_PIO0_R = crate::BitReader; #[doc = "Field `clk_sys_pio0` writer - "] pub type CLK_SYS_PIO0_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pio1` reader - "] pub type CLK_SYS_PIO1_R = crate::BitReader; #[doc = "Field `clk_sys_pio1` writer - "] pub type CLK_SYS_PIO1_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pll_sys` reader - "] pub type CLK_SYS_PLL_SYS_R = crate::BitReader; #[doc = "Field `clk_sys_pll_sys` writer - "] pub type CLK_SYS_PLL_SYS_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pll_usb` reader - "] pub type CLK_SYS_PLL_USB_R = crate::BitReader; #[doc = "Field `clk_sys_pll_usb` writer - "] pub type CLK_SYS_PLL_USB_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_psm` reader - "] pub type CLK_SYS_PSM_R = crate::BitReader; #[doc = "Field `clk_sys_psm` writer - "] pub type CLK_SYS_PSM_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_pwm` reader - "] pub type CLK_SYS_PWM_R = crate::BitReader; #[doc = "Field `clk_sys_pwm` writer - "] pub type CLK_SYS_PWM_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_resets` reader - "] pub type CLK_SYS_RESETS_R = crate::BitReader; #[doc = "Field `clk_sys_resets` writer - "] pub type CLK_SYS_RESETS_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_rom` reader - "] pub type CLK_SYS_ROM_R = crate::BitReader; #[doc = "Field `clk_sys_rom` writer - "] pub type CLK_SYS_ROM_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_rosc` reader - "] pub type CLK_SYS_ROSC_R = crate::BitReader; #[doc = "Field `clk_sys_rosc` writer - "] pub type CLK_SYS_ROSC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_rtc_rtc` reader - "] pub type CLK_RTC_RTC_R = crate::BitReader; #[doc = "Field `clk_rtc_rtc` writer - "] pub type CLK_RTC_RTC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_rtc` reader - "] pub type CLK_SYS_RTC_R = crate::BitReader; #[doc = "Field `clk_sys_rtc` writer - "] pub type CLK_SYS_RTC_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_sio` reader - "] pub type CLK_SYS_SIO_R = crate::BitReader; #[doc = "Field `clk_sys_sio` writer - "] pub type CLK_SYS_SIO_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_peri_spi0` reader - "] pub type CLK_PERI_SPI0_R = crate::BitReader; #[doc = "Field `clk_peri_spi0` writer - "] pub type CLK_PERI_SPI0_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_spi0` reader - "] pub type CLK_SYS_SPI0_R = crate::BitReader; #[doc = "Field `clk_sys_spi0` writer - "] pub type CLK_SYS_SPI0_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_peri_spi1` reader - "] pub type CLK_PERI_SPI1_R = crate::BitReader; #[doc = "Field `clk_peri_spi1` writer - "] pub type CLK_PERI_SPI1_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_spi1` reader - "] pub type CLK_SYS_SPI1_R = crate::BitReader; #[doc = "Field `clk_sys_spi1` writer - "] pub type CLK_SYS_SPI1_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_sram0` reader - "] pub type CLK_SYS_SRAM0_R = crate::BitReader; #[doc = "Field `clk_sys_sram0` writer - "] pub type CLK_SYS_SRAM0_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_sram1` reader - "] pub type CLK_SYS_SRAM1_R = crate::BitReader; #[doc = "Field `clk_sys_sram1` writer - "] pub type CLK_SYS_SRAM1_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_sram2` reader - "] pub type CLK_SYS_SRAM2_R = crate::BitReader; #[doc = "Field `clk_sys_sram2` writer - "] pub type CLK_SYS_SRAM2_W<'a, REG> = crate::BitWriter<'a, REG>; #[doc = "Field `clk_sys_sram3` reader - "] pub type CLK_SYS_SRAM3_R = crate::BitReader; #[doc = "Field `clk_sys_sram3` writer - "] pub type CLK_SYS_SRAM3_W<'a, REG> = crate::BitWriter<'a, REG>; impl R { #[doc = "Bit 0"] #[inline(always)] pub fn clk_sys_clocks(&self) -> CLK_SYS_CLOCKS_R { CLK_SYS_CLOCKS_R::new((self.bits & 1) != 0) } #[doc = "Bit 1"] #[inline(always)] pub fn clk_adc_adc(&self) -> CLK_ADC_ADC_R { CLK_ADC_ADC_R::new(((self.bits >> 1) & 1) != 0) } #[doc = "Bit 2"] #[inline(always)] pub fn clk_sys_adc(&self) -> CLK_SYS_ADC_R { CLK_SYS_ADC_R::new(((self.bits >> 2) & 1) != 0) } #[doc = "Bit 3"] #[inline(always)] pub fn clk_sys_busctrl(&self) -> CLK_SYS_BUSCTRL_R { CLK_SYS_BUSCTRL_R::new(((self.bits >> 3) & 1) != 0) } #[doc = "Bit 4"] #[inline(always)] pub fn clk_sys_busfabric(&self) -> CLK_SYS_BUSFABRIC_R { CLK_SYS_BUSFABRIC_R::new(((self.bits >> 4) & 1) != 0) } #[doc = "Bit 5"] #[inline(always)] pub fn clk_sys_dma(&self) -> CLK_SYS_DMA_R { CLK_SYS_DMA_R::new(((self.bits >> 5) & 1) != 0) } #[doc = "Bit 6"] #[inline(always)] pub fn clk_sys_i2c0(&self) -> CLK_SYS_I2C0_R { CLK_SYS_I2C0_R::new(((self.bits >> 6) & 1) != 0) } #[doc = "Bit 7"] #[inline(always)] pub fn clk_sys_i2c1(&self) -> CLK_SYS_I2C1_R { CLK_SYS_I2C1_R::new(((self.bits >> 7) & 1) != 0) } #[doc = "Bit 8"] #[inline(always)] pub fn clk_sys_io(&self) -> CLK_SYS_IO_R { CLK_SYS_IO_R::new(((self.bits >> 8) & 1) != 0) } #[doc = "Bit 9"] #[inline(always)] pub fn clk_sys_jtag(&self) -> CLK_SYS_JTAG_R { CLK_SYS_JTAG_R::new(((self.bits >> 9) & 1) != 0) } #[doc = "Bit 10"] #[inline(always)] pub fn clk_sys_vreg_and_chip_reset(&self) -> CLK_SYS_VREG_AND_CHIP_RESET_R { CLK_SYS_VREG_AND_CHIP_RESET_R::new(((self.bits >> 10) & 1) != 0) } #[doc = "Bit 11"] #[inline(always)] pub fn clk_sys_pads(&self) -> CLK_SYS_PADS_R { CLK_SYS_PADS_R::new(((self.bits >> 11) & 1) != 0) } #[doc = "Bit 12"] #[inline(always)] pub fn clk_sys_pio0(&self) -> CLK_SYS_PIO0_R { CLK_SYS_PIO0_R::new(((self.bits >> 12) & 1) != 0) } #[doc = "Bit 13"] #[inline(always)] pub fn clk_sys_pio1(&self) -> CLK_SYS_PIO1_R { CLK_SYS_PIO1_R::new(((self.bits >> 13) & 1) != 0) } #[doc = "Bit 14"] #[inline(always)] pub fn clk_sys_pll_sys(&self) -> CLK_SYS_PLL_SYS_R { CLK_SYS_PLL_SYS_R::new(((self.bits >> 14) & 1) != 0) } #[doc = "Bit 15"] #[inline(always)] pub fn clk_sys_pll_usb(&self) -> CLK_SYS_PLL_USB_R { CLK_SYS_PLL_USB_R::new(((self.bits >> 15) & 1) != 0) } #[doc = "Bit 16"] #[inline(always)] pub fn clk_sys_psm(&self) -> CLK_SYS_PSM_R { CLK_SYS_PSM_R::new(((self.bits >> 16) & 1) != 0) } #[doc = "Bit 17"] #[inline(always)] pub fn clk_sys_pwm(&self) -> CLK_SYS_PWM_R { CLK_SYS_PWM_R::new(((self.bits >> 17) & 1) != 0) } #[doc = "Bit 18"] #[inline(always)] pub fn clk_sys_resets(&self) -> CLK_SYS_RESETS_R { CLK_SYS_RESETS_R::new(((self.bits >> 18) & 1) != 0) } #[doc = "Bit 19"] #[inline(always)] pub fn clk_sys_rom(&self) -> CLK_SYS_ROM_R { CLK_SYS_ROM_R::new(((self.bits >> 19) & 1) != 0) } #[doc = "Bit 20"] #[inline(always)] pub fn clk_sys_rosc(&self) -> CLK_SYS_ROSC_R { CLK_SYS_ROSC_R::new(((self.bits >> 20) & 1) != 0) } #[doc = "Bit 21"] #[inline(always)] pub fn clk_rtc_rtc(&self) -> CLK_RTC_RTC_R { CLK_RTC_RTC_R::new(((self.bits >> 21) & 1) != 0) } #[doc = "Bit 22"] #[inline(always)] pub fn clk_sys_rtc(&self) -> CLK_SYS_RTC_R { CLK_SYS_RTC_R::new(((self.bits >> 22) & 1) != 0) } #[doc = "Bit 23"] #[inline(always)] pub fn clk_sys_sio(&self) -> CLK_SYS_SIO_R { CLK_SYS_SIO_R::new(((self.bits >> 23) & 1) != 0) } #[doc = "Bit 24"] #[inline(always)] pub fn clk_peri_spi0(&self) -> CLK_PERI_SPI0_R { CLK_PERI_SPI0_R::new(((self.bits >> 24) & 1) != 0) } #[doc = "Bit 25"] #[inline(always)] pub fn clk_sys_spi0(&self) -> CLK_SYS_SPI0_R { CLK_SYS_SPI0_R::new(((self.bits >> 25) & 1) != 0) } #[doc = "Bit 26"] #[inline(always)] pub fn clk_peri_spi1(&self) -> CLK_PERI_SPI1_R { CLK_PERI_SPI1_R::new(((self.bits >> 26) & 1) != 0) } #[doc = "Bit 27"] #[inline(always)] pub fn clk_sys_spi1(&self) -> CLK_SYS_SPI1_R { CLK_SYS_SPI1_R::new(((self.bits >> 27) & 1) != 0) } #[doc = "Bit 28"] #[inline(always)] pub fn clk_sys_sram0(&self) -> CLK_SYS_SRAM0_R { CLK_SYS_SRAM0_R::new(((self.bits >> 28) & 1) != 0) } #[doc = "Bit 29"] #[inline(always)] pub fn clk_sys_sram1(&self) -> CLK_SYS_SRAM1_R { CLK_SYS_SRAM1_R::new(((self.bits >> 29) & 1) != 0) } #[doc = "Bit 30"] #[inline(always)] pub fn clk_sys_sram2(&self) -> CLK_SYS_SRAM2_R { CLK_SYS_SRAM2_R::new(((self.bits >> 30) & 1) != 0) } #[doc = "Bit 31"] #[inline(always)] pub fn clk_sys_sram3(&self) -> CLK_SYS_SRAM3_R { CLK_SYS_SRAM3_R::new(((self.bits >> 31) & 1) != 0) } } impl W { #[doc = "Bit 0"] #[inline(always)] #[must_use] pub fn clk_sys_clocks(&mut self) -> CLK_SYS_CLOCKS_W { CLK_SYS_CLOCKS_W::new(self, 0) } #[doc = "Bit 1"] #[inline(always)] #[must_use] pub fn clk_adc_adc(&mut self) -> CLK_ADC_ADC_W { CLK_ADC_ADC_W::new(self, 1) } #[doc = "Bit 2"] #[inline(always)] #[must_use] pub fn clk_sys_adc(&mut self) -> CLK_SYS_ADC_W { CLK_SYS_ADC_W::new(self, 2) } #[doc = "Bit 3"] #[inline(always)] #[must_use] pub fn clk_sys_busctrl(&mut self) -> CLK_SYS_BUSCTRL_W { CLK_SYS_BUSCTRL_W::new(self, 3) } #[doc = "Bit 4"] #[inline(always)] #[must_use] pub fn clk_sys_busfabric(&mut self) -> CLK_SYS_BUSFABRIC_W { CLK_SYS_BUSFABRIC_W::new(self, 4) } #[doc = "Bit 5"] #[inline(always)] #[must_use] pub fn clk_sys_dma(&mut self) -> CLK_SYS_DMA_W { CLK_SYS_DMA_W::new(self, 5) } #[doc = "Bit 6"] #[inline(always)] #[must_use] pub fn clk_sys_i2c0(&mut self) -> CLK_SYS_I2C0_W { CLK_SYS_I2C0_W::new(self, 6) } #[doc = "Bit 7"] #[inline(always)] #[must_use] pub fn clk_sys_i2c1(&mut self) -> CLK_SYS_I2C1_W { CLK_SYS_I2C1_W::new(self, 7) } #[doc = "Bit 8"] #[inline(always)] #[must_use] pub fn clk_sys_io(&mut self) -> CLK_SYS_IO_W { CLK_SYS_IO_W::new(self, 8) } #[doc = "Bit 9"] #[inline(always)] #[must_use] pub fn clk_sys_jtag(&mut self) -> CLK_SYS_JTAG_W { CLK_SYS_JTAG_W::new(self, 9) } #[doc = "Bit 10"] #[inline(always)] #[must_use] pub fn clk_sys_vreg_and_chip_reset(&mut self) -> CLK_SYS_VREG_AND_CHIP_RESET_W { CLK_SYS_VREG_AND_CHIP_RESET_W::new(self, 10) } #[doc = "Bit 11"] #[inline(always)] #[must_use] pub fn clk_sys_pads(&mut self) -> CLK_SYS_PADS_W { CLK_SYS_PADS_W::new(self, 11) } #[doc = "Bit 12"] #[inline(always)] #[must_use] pub fn clk_sys_pio0(&mut self) -> CLK_SYS_PIO0_W { CLK_SYS_PIO0_W::new(self, 12) } #[doc = "Bit 13"] #[inline(always)] #[must_use] pub fn clk_sys_pio1(&mut self) -> CLK_SYS_PIO1_W { CLK_SYS_PIO1_W::new(self, 13) } #[doc = "Bit 14"] #[inline(always)] #[must_use] pub fn clk_sys_pll_sys(&mut self) -> CLK_SYS_PLL_SYS_W { CLK_SYS_PLL_SYS_W::new(self, 14) } #[doc = "Bit 15"] #[inline(always)] #[must_use] pub fn clk_sys_pll_usb(&mut self) -> CLK_SYS_PLL_USB_W { CLK_SYS_PLL_USB_W::new(self, 15) } #[doc = "Bit 16"] #[inline(always)] #[must_use] pub fn clk_sys_psm(&mut self) -> CLK_SYS_PSM_W { CLK_SYS_PSM_W::new(self, 16) } #[doc = "Bit 17"] #[inline(always)] #[must_use] pub fn clk_sys_pwm(&mut self) -> CLK_SYS_PWM_W { CLK_SYS_PWM_W::new(self, 17) } #[doc = "Bit 18"] #[inline(always)] #[must_use] pub fn clk_sys_resets(&mut self) -> CLK_SYS_RESETS_W { CLK_SYS_RESETS_W::new(self, 18) } #[doc = "Bit 19"] #[inline(always)] #[must_use] pub fn clk_sys_rom(&mut self) -> CLK_SYS_ROM_W { CLK_SYS_ROM_W::new(self, 19) } #[doc = "Bit 20"] #[inline(always)] #[must_use] pub fn clk_sys_rosc(&mut self) -> CLK_SYS_ROSC_W { CLK_SYS_ROSC_W::new(self, 20) } #[doc = "Bit 21"] #[inline(always)] #[must_use] pub fn clk_rtc_rtc(&mut self) -> CLK_RTC_RTC_W { CLK_RTC_RTC_W::new(self, 21) } #[doc = "Bit 22"] #[inline(always)] #[must_use] pub fn clk_sys_rtc(&mut self) -> CLK_SYS_RTC_W { CLK_SYS_RTC_W::new(self, 22) } #[doc = "Bit 23"] #[inline(always)] #[must_use] pub fn clk_sys_sio(&mut self) -> CLK_SYS_SIO_W { CLK_SYS_SIO_W::new(self, 23) } #[doc = "Bit 24"] #[inline(always)] #[must_use] pub fn clk_peri_spi0(&mut self) -> CLK_PERI_SPI0_W { CLK_PERI_SPI0_W::new(self, 24) } #[doc = "Bit 25"] #[inline(always)] #[must_use] pub fn clk_sys_spi0(&mut self) -> CLK_SYS_SPI0_W { CLK_SYS_SPI0_W::new(self, 25) } #[doc = "Bit 26"] #[inline(always)] #[must_use] pub fn clk_peri_spi1(&mut self) -> CLK_PERI_SPI1_W { CLK_PERI_SPI1_W::new(self, 26) } #[doc = "Bit 27"] #[inline(always)] #[must_use] pub fn clk_sys_spi1(&mut self) -> CLK_SYS_SPI1_W { CLK_SYS_SPI1_W::new(self, 27) } #[doc = "Bit 28"] #[inline(always)] #[must_use] pub fn clk_sys_sram0(&mut self) -> CLK_SYS_SRAM0_W { CLK_SYS_SRAM0_W::new(self, 28) } #[doc = "Bit 29"] #[inline(always)] #[must_use] pub fn clk_sys_sram1(&mut self) -> CLK_SYS_SRAM1_W { CLK_SYS_SRAM1_W::new(self, 29) } #[doc = "Bit 30"] #[inline(always)] #[must_use] pub fn clk_sys_sram2(&mut self) -> CLK_SYS_SRAM2_W { CLK_SYS_SRAM2_W::new(self, 30) } #[doc = "Bit 31"] #[inline(always)] #[must_use] pub fn clk_sys_sram3(&mut self) -> CLK_SYS_SRAM3_W { CLK_SYS_SRAM3_W::new(self, 31) } #[doc = r" Writes raw bits to the register."] #[doc = r""] #[doc = r" # Safety"] #[doc = r""] #[doc = r" Passing incorrect value can cause undefined behaviour. See reference manual"] #[inline(always)] pub unsafe fn bits(&mut self, bits: u32) -> &mut Self { self.bits = bits; self } } #[doc = "enable clock in wake mode You can [`read`](crate::generic::Reg::read) this register and get [`wake_en0::R`](R). You can [`reset`](crate::generic::Reg::reset), [`write`](crate::generic::Reg::write), [`write_with_zero`](crate::generic::Reg::write_with_zero) this register using [`wake_en0::W`](W). You can also [`modify`](crate::generic::Reg::modify) this register. See [API](https://docs.rs/svd2rust/#read--modify--write-api)."] pub struct WAKE_EN0_SPEC; impl crate::RegisterSpec for WAKE_EN0_SPEC { type Ux = u32; } #[doc = "`read()` method returns [`wake_en0::R`](R) reader structure"] impl crate::Readable for WAKE_EN0_SPEC {} #[doc = "`write(|w| ..)` method takes [`wake_en0::W`](W) writer structure"] impl crate::Writable for WAKE_EN0_SPEC { const ZERO_TO_MODIFY_FIELDS_BITMAP: u32 = 0; const ONE_TO_MODIFY_FIELDS_BITMAP: u32 = 0; } #[doc = "`reset()` method sets WAKE_EN0 to value 0xffff_ffff"] impl crate::Resettable for WAKE_EN0_SPEC { const RESET_VALUE: u32 = 0xffff_ffff; }