#[doc = "Register `INTERP1_POP_FULL` reader"] pub type R = crate::R; impl core::fmt::Debug for R { fn fmt(&self, f: &mut core::fmt::Formatter) -> core::fmt::Result { write!(f, "{}", self.bits()) } } impl core::fmt::Debug for crate::generic::Reg { fn fmt(&self, f: &mut core::fmt::Formatter<'_>) -> core::fmt::Result { core::fmt::Debug::fmt(&self.read(), f) } } #[doc = "Read FULL result, and simultaneously write lane results to both accumulators (POP). You can [`read`](crate::generic::Reg::read) this register and get [`interp1_pop_full::R`](R). See [API](https://docs.rs/svd2rust/#read--modify--write-api)."] pub struct INTERP1_POP_FULL_SPEC; impl crate::RegisterSpec for INTERP1_POP_FULL_SPEC { type Ux = u32; } #[doc = "`read()` method returns [`interp1_pop_full::R`](R) reader structure"] impl crate::Readable for INTERP1_POP_FULL_SPEC {} #[doc = "`reset()` method sets INTERP1_POP_FULL to value 0"] impl crate::Resettable for INTERP1_POP_FULL_SPEC { const RESET_VALUE: u32 = 0; }