/* * QEMU MIPS CPU * * Copyright (c) 2012 SUSE LINUX Products GmbH * * This library is free software; you can redistribute it and/or * modify it under the terms of the GNU Lesser General Public * License as published by the Free Software Foundation; either * version 2.1 of the License, or (at your option) any later version. * * This library is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU * Lesser General Public License for more details. * * You should have received a copy of the GNU Lesser General Public * License along with this library; if not, see * */ #ifndef QEMU_MIPS_CPU_QOM_H #define QEMU_MIPS_CPU_QOM_H #include "hw/core/cpu.h" #ifdef TARGET_MIPS64 #define TYPE_MIPS_CPU "mips64-cpu" #else #define TYPE_MIPS_CPU "mips-cpu" #endif #define MIPS_CPU(obj) ((MIPSCPU *)obj) #define MIPS_CPU_CLASS(klass) ((MIPSCPUClass *)klass) #define MIPS_CPU_GET_CLASS(obj) (&((MIPSCPU *)obj)->cc) /** * MIPSCPUClass: * @parent_realize: The parent class' realize handler. * @parent_reset: The parent class' reset handler. * * A MIPS CPU model. */ typedef struct MIPSCPUClass { /*< private >*/ CPUClass parent_class; /*< public >*/ void (*parent_reset)(CPUState *cpu); } MIPSCPUClass; typedef struct MIPSCPU MIPSCPU; #endif