[ { "EventCode": "0x00", "UMask": "0x01", "EventName": "INST_RETIRED.ANY", "BriefDescription": "Instructions retired from execution.", "PublicDescription": "This event counts the number of instructions retired from execution. For instructions that consist of multiple micro-ops, this event counts the retirement of the last micro-op of the instruction. Counting continues during hardware interrupts, traps, and inside interrupt handlers. INST_RETIRED.ANY is counted by a designated fixed counter, leaving the programmable counters available for other events. Faulting executions of GETSEC/VM entry/VM Exit/MWait will not count as retired instructions.", "Counter": "Fixed counter 0", "CounterHTOff": "Fixed counter 0", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD140, HSD143", "Offcore": "0" }, { "EventCode": "0x00", "UMask": "0x02", "EventName": "CPU_CLK_UNHALTED.THREAD", "BriefDescription": "Core cycles when the thread is not in halt state.", "PublicDescription": "This event counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling.", "Counter": "Fixed counter 1", "CounterHTOff": "Fixed counter 1", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x00", "UMask": "0x02", "EventName": "CPU_CLK_UNHALTED.THREAD_ANY", "BriefDescription": "Core cycles when at least one thread on the physical core is not in halt state.", "PublicDescription": "Core cycles when at least one thread on the physical core is not in halt state.", "Counter": "Fixed counter 1", "CounterHTOff": "Fixed counter 1", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x00", "UMask": "0x03", "EventName": "CPU_CLK_UNHALTED.REF_TSC", "BriefDescription": "Reference cycles when the core is not in halt state.", "PublicDescription": "This event counts the number of reference cycles when the core is not in a halt state. The core enters the halt state when it is running the HLT instruction or the MWAIT instruction. This event is not affected by core frequency changes (for example, P states, TM2 transitions) but has the same incrementing frequency as the time stamp counter. This event can approximate elapsed time while the core was not in a halt state.", "Counter": "Fixed counter 2", "CounterHTOff": "Fixed counter 2", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x03", "UMask": "0x02", "EventName": "LD_BLOCKS.STORE_FORWARD", "BriefDescription": "loads blocked by overlapping with store buffer that cannot be forwarded", "PublicDescription": "This event counts loads that followed a store to the same address, where the data could not be forwarded inside the pipeline from the store to the load. The most common reason why store forwarding would be blocked is when a load's address range overlaps with a preceding smaller uncompleted store. The penalty for blocked store forwarding is that the load must wait for the store to write its value to the cache before it can be issued.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x03", "UMask": "0x08", "EventName": "LD_BLOCKS.NO_SR", "BriefDescription": "The number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use", "PublicDescription": "The number of times that split load operations are temporarily blocked because all resources for handling the split accesses are in use.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x05", "UMask": "0x01", "EventName": "MISALIGN_MEM_REF.LOADS", "BriefDescription": "Speculative cache line split load uops dispatched to L1 cache", "PublicDescription": "Speculative cache-line split load uops dispatched to L1D.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x05", "UMask": "0x02", "EventName": "MISALIGN_MEM_REF.STORES", "BriefDescription": "Speculative cache line split STA uops dispatched to L1 cache", "PublicDescription": "Speculative cache-line split store-address uops dispatched to L1D.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x07", "UMask": "0x01", "EventName": "LD_BLOCKS_PARTIAL.ADDRESS_ALIAS", "BriefDescription": "False dependencies in MOB due to partial compare on address.", "PublicDescription": "Aliasing occurs when a load is issued after a store and their memory addresses are offset by 4K. This event counts the number of loads that aliased with a preceding store, resulting in an extended address check in the pipeline which can have a performance impact.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x01", "EventName": "DTLB_LOAD_MISSES.MISS_CAUSES_A_WALK", "BriefDescription": "Load misses in all DTLB levels that cause page walks", "PublicDescription": "Misses in all TLB levels that cause a page walk of any page size.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x02", "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_4K", "BriefDescription": "Demand load Miss in all translation lookaside buffer (TLB) levels causes a page walk that completes (4K).", "PublicDescription": "Completed page walks due to demand load misses that caused 4K page walks in any TLB levels.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x04", "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_2M_4M", "BriefDescription": "Demand load Miss in all translation lookaside buffer (TLB) levels causes a page walk that completes (2M/4M).", "PublicDescription": "Completed page walks due to demand load misses that caused 2M/4M page walks in any TLB levels.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x08", "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED_1G", "BriefDescription": "Load miss in all TLB levels causes a page walk that completes. (1G)", "PublicDescription": "Load miss in all TLB levels causes a page walk that completes. (1G)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x0e", "EventName": "DTLB_LOAD_MISSES.WALK_COMPLETED", "BriefDescription": "Demand load Miss in all translation lookaside buffer (TLB) levels causes a page walk that completes of any page size.", "PublicDescription": "Completed page walks in any TLB of any page size due to demand load misses.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x10", "EventName": "DTLB_LOAD_MISSES.WALK_DURATION", "BriefDescription": "Cycles when PMH is busy with page walks", "PublicDescription": "This event counts cycles when the page miss handler (PMH) is servicing page walks caused by DTLB load misses.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x20", "EventName": "DTLB_LOAD_MISSES.STLB_HIT_4K", "BriefDescription": "Load misses that miss the DTLB and hit the STLB (4K)", "PublicDescription": "This event counts load operations from a 4K page that miss the first DTLB level but hit the second and do not cause page walks.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x40", "EventName": "DTLB_LOAD_MISSES.STLB_HIT_2M", "BriefDescription": "Load misses that miss the DTLB and hit the STLB (2M)", "PublicDescription": "This event counts load operations from a 2M page that miss the first DTLB level but hit the second and do not cause page walks.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x60", "EventName": "DTLB_LOAD_MISSES.STLB_HIT", "BriefDescription": "Load operations that miss the first DTLB level but hit the second and do not cause page walks", "PublicDescription": "Number of cache load STLB hits. No page walk.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x08", "UMask": "0x80", "EventName": "DTLB_LOAD_MISSES.PDE_CACHE_MISS", "BriefDescription": "DTLB demand load misses with low part of linear-to-physical address translation missed", "PublicDescription": "DTLB demand load misses with low part of linear-to-physical address translation missed.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0D", "UMask": "0x03", "EventName": "INT_MISC.RECOVERY_CYCLES", "BriefDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for this thread (e.g. misprediction or memory nuke)", "PublicDescription": "This event counts the number of cycles spent waiting for a recovery after an event such as a processor nuke, JEClear, assist, hle/rtm abort etc.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0D", "UMask": "0x03", "EventName": "INT_MISC.RECOVERY_CYCLES_ANY", "BriefDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for any thread running on the physical core (e.g. misprediction or memory nuke)", "PublicDescription": "Core cycles the allocator was stalled due to recovery from earlier clear event for any thread running on the physical core (e.g. misprediction or memory nuke).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x01", "EventName": "UOPS_ISSUED.ANY", "BriefDescription": "Uops that Resource Allocation Table (RAT) issues to Reservation Station (RS)", "PublicDescription": "This event counts the number of uops issued by the Front-end of the pipeline to the Back-end. This event is counted at the allocation stage and will count both retired and non-retired uops.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x01", "EventName": "UOPS_ISSUED.STALL_CYCLES", "BriefDescription": "Cycles when Resource Allocation Table (RAT) does not issue Uops to Reservation Station (RS) for the thread.", "PublicDescription": "Cycles when Resource Allocation Table (RAT) does not issue Uops to Reservation Station (RS) for the thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x01", "EventName": "UOPS_ISSUED.CORE_STALL_CYCLES", "BriefDescription": "Cycles when Resource Allocation Table (RAT) does not issue Uops to Reservation Station (RS) for all threads.", "PublicDescription": "Cycles when Resource Allocation Table (RAT) does not issue Uops to Reservation Station (RS) for all threads.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x10", "EventName": "UOPS_ISSUED.FLAGS_MERGE", "BriefDescription": "Number of flags-merge uops being allocated. Such uops considered perf sensitive; added by GSR u-arch.", "PublicDescription": "Number of flags-merge uops allocated. Such uops add delay.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x20", "EventName": "UOPS_ISSUED.SLOW_LEA", "BriefDescription": "Number of slow LEA uops being allocated. A uop is generally considered SlowLea if it has 3 sources (e.g. 2 sources + immediate) regardless if as a result of LEA instruction or not.", "PublicDescription": "Number of slow LEA or similar uops allocated. Such uop has 3 sources (for example, 2 sources + immediate) regardless of whether it is a result of LEA instruction or not.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x0E", "UMask": "0x40", "EventName": "UOPS_ISSUED.SINGLE_MUL", "BriefDescription": "Number of Multiply packed/scalar single precision uops allocated", "PublicDescription": "Number of multiply packed/scalar single precision uops allocated.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x14", "UMask": "0x02", "EventName": "ARITH.DIVIDER_UOPS", "BriefDescription": "Any uop executed by the Divider. (This includes all divide uops, sqrt, ...)", "PublicDescription": "Any uop executed by the Divider. (This includes all divide uops, sqrt, ...)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x21", "EventName": "L2_RQSTS.DEMAND_DATA_RD_MISS", "BriefDescription": "Demand Data Read miss L2, no rejects", "PublicDescription": "Demand data read requests that missed L2, no rejects.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x22", "EventName": "L2_RQSTS.RFO_MISS", "BriefDescription": "RFO requests that miss L2 cache", "PublicDescription": "Counts the number of store RFO requests that miss the L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x24", "EventName": "L2_RQSTS.CODE_RD_MISS", "BriefDescription": "L2 cache misses when fetching instructions", "PublicDescription": "Number of instruction fetches that missed the L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x27", "EventName": "L2_RQSTS.ALL_DEMAND_MISS", "BriefDescription": "Demand requests that miss L2 cache", "PublicDescription": "Demand requests that miss L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x30", "EventName": "L2_RQSTS.L2_PF_MISS", "BriefDescription": "L2 prefetch requests that miss L2 cache", "PublicDescription": "Counts all L2 HW prefetcher requests that missed L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0x3F", "EventName": "L2_RQSTS.MISS", "BriefDescription": "All requests that miss L2 cache", "PublicDescription": "All requests that missed L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xc1", "EventName": "L2_RQSTS.DEMAND_DATA_RD_HIT", "BriefDescription": "Demand Data Read requests that hit L2 cache", "PublicDescription": "Counts the number of demand Data Read requests, initiated by load instructions, that hit L2 cache", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xc2", "EventName": "L2_RQSTS.RFO_HIT", "BriefDescription": "RFO requests that hit L2 cache", "PublicDescription": "Counts the number of store RFO requests that hit the L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xc4", "EventName": "L2_RQSTS.CODE_RD_HIT", "BriefDescription": "L2 cache hits when fetching instructions, code reads.", "PublicDescription": "Number of instruction fetches that hit the L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xd0", "EventName": "L2_RQSTS.L2_PF_HIT", "BriefDescription": "L2 prefetch requests that hit L2 cache", "PublicDescription": "Counts all L2 HW prefetcher requests that hit L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xE1", "EventName": "L2_RQSTS.ALL_DEMAND_DATA_RD", "BriefDescription": "Demand Data Read requests", "PublicDescription": "Counts any demand and L1 HW prefetch data load requests to L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xE2", "EventName": "L2_RQSTS.ALL_RFO", "BriefDescription": "RFO requests to L2 cache", "PublicDescription": "Counts all L2 store RFO requests.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xE4", "EventName": "L2_RQSTS.ALL_CODE_RD", "BriefDescription": "L2 code requests", "PublicDescription": "Counts all L2 code requests.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xe7", "EventName": "L2_RQSTS.ALL_DEMAND_REFERENCES", "BriefDescription": "Demand requests to L2 cache", "PublicDescription": "Demand requests to L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xF8", "EventName": "L2_RQSTS.ALL_PF", "BriefDescription": "Requests from L2 hardware prefetchers", "PublicDescription": "Counts all L2 HW prefetcher requests.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x24", "UMask": "0xFF", "EventName": "L2_RQSTS.REFERENCES", "BriefDescription": "All L2 requests", "PublicDescription": "All requests to L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0x27", "UMask": "0x50", "EventName": "L2_DEMAND_RQSTS.WB_HIT", "BriefDescription": "Not rejected writebacks that hit L2 cache", "PublicDescription": "Not rejected writebacks that hit L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x2E", "UMask": "0x41", "EventName": "LONGEST_LAT_CACHE.MISS", "BriefDescription": "Core-originated cacheable demand requests missed L3", "PublicDescription": "This event counts each cache miss condition for references to the last level cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x2E", "UMask": "0x4F", "EventName": "LONGEST_LAT_CACHE.REFERENCE", "BriefDescription": "Core-originated cacheable demand requests that refer to L3", "PublicDescription": "This event counts requests originating from the core that reference a cache line in the last level cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x00", "EventName": "CPU_CLK_UNHALTED.THREAD_P", "BriefDescription": "Thread cycles when thread is not in halt state", "PublicDescription": "Counts the number of thread cycles while the thread is not in a halt state. The thread enters the halt state when it is running the HLT instruction. The core frequency may change from time to time due to power or thermal throttling.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x00", "EventName": "CPU_CLK_UNHALTED.THREAD_P_ANY", "BriefDescription": "Core cycles when at least one thread on the physical core is not in halt state.", "PublicDescription": "Core cycles when at least one thread on the physical core is not in halt state.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x01", "EventName": "CPU_CLK_THREAD_UNHALTED.REF_XCLK", "BriefDescription": "Reference cycles when the thread is unhalted (counts at 100 MHz rate)", "PublicDescription": "Increments at the frequency of XCLK (100 MHz) when not halted.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x01", "EventName": "CPU_CLK_THREAD_UNHALTED.REF_XCLK_ANY", "BriefDescription": "Reference cycles when the at least one thread on the physical core is unhalted (counts at 100 MHz rate)", "PublicDescription": "Reference cycles when the at least one thread on the physical core is unhalted (counts at 100 MHz rate).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x01", "EventName": "CPU_CLK_UNHALTED.REF_XCLK", "BriefDescription": "Reference cycles when the thread is unhalted (counts at 100 MHz rate)", "PublicDescription": "Reference cycles when the thread is unhalted. (counts at 100 MHz rate)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x01", "EventName": "CPU_CLK_UNHALTED.REF_XCLK_ANY", "BriefDescription": "Reference cycles when the at least one thread on the physical core is unhalted (counts at 100 MHz rate)", "PublicDescription": "Reference cycles when the at least one thread on the physical core is unhalted (counts at 100 MHz rate).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3c", "UMask": "0x02", "EventName": "CPU_CLK_THREAD_UNHALTED.ONE_THREAD_ACTIVE", "BriefDescription": "Count XClk pulses when this thread is unhalted and the other thread is halted.", "PublicDescription": "Count XClk pulses when this thread is unhalted and the other thread is halted.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x3C", "UMask": "0x02", "EventName": "CPU_CLK_UNHALTED.ONE_THREAD_ACTIVE", "BriefDescription": "Count XClk pulses when this thread is unhalted and the other thread is halted.", "PublicDescription": "Count XClk pulses when this thread is unhalted and the other thread is halted.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x48", "UMask": "0x01", "EventName": "L1D_PEND_MISS.PENDING", "BriefDescription": "L1D miss oustandings duration in cycles", "PublicDescription": "Increments the number of outstanding L1D misses every cycle. Set Cmask = 1 and Edge =1 to count occurrences.", "Counter": "2", "CounterHTOff": "2", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x48", "UMask": "0x01", "EventName": "L1D_PEND_MISS.PENDING_CYCLES", "BriefDescription": "Cycles with L1D load Misses outstanding.", "PublicDescription": "Cycles with L1D load Misses outstanding.", "Counter": "2", "CounterHTOff": "2", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x48", "UMask": "0x01", "EventName": "L1D_PEND_MISS.PENDING_CYCLES_ANY", "BriefDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", "PublicDescription": "Cycles with L1D load Misses outstanding from any thread on physical core.", "Counter": "2", "CounterHTOff": "2", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x48", "UMask": "0x02", "EventName": "L1D_PEND_MISS.REQUEST_FB_FULL", "BriefDescription": "Number of times a request needed a FB entry but there was no entry available for it. That is the FB unavailability was dominant reason for blocking the request. A request includes cacheable/uncacheable demands that is load, store or SW prefetch. HWP are e.", "PublicDescription": "Number of times a request needed a FB entry but there was no entry available for it. That is the FB unavailability was dominant reason for blocking the request. A request includes cacheable/uncacheable demands that is load, store or SW prefetch. HWP are e.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x48", "UMask": "0x02", "EventName": "L1D_PEND_MISS.FB_FULL", "BriefDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability.", "PublicDescription": "Cycles a demand request was blocked due to Fill Buffers inavailability.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x01", "EventName": "DTLB_STORE_MISSES.MISS_CAUSES_A_WALK", "BriefDescription": "Store misses in all DTLB levels that cause page walks", "PublicDescription": "Miss in all TLB levels causes a page walk of any page size (4K/2M/4M/1G).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x02", "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_4K", "BriefDescription": "Store miss in all TLB levels causes a page walk that completes. (4K)", "PublicDescription": "Completed page walks due to store misses in one or more TLB levels of 4K page structure.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x04", "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_2M_4M", "BriefDescription": "Store misses in all DTLB levels that cause completed page walks (2M/4M)", "PublicDescription": "Completed page walks due to store misses in one or more TLB levels of 2M/4M page structure.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x08", "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED_1G", "BriefDescription": "Store misses in all DTLB levels that cause completed page walks. (1G)", "PublicDescription": "Store misses in all DTLB levels that cause completed page walks. (1G)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x0e", "EventName": "DTLB_STORE_MISSES.WALK_COMPLETED", "BriefDescription": "Store misses in all DTLB levels that cause completed page walks", "PublicDescription": "Completed page walks due to store miss in any TLB levels of any page size (4K/2M/4M/1G).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x10", "EventName": "DTLB_STORE_MISSES.WALK_DURATION", "BriefDescription": "Cycles when PMH is busy with page walks", "PublicDescription": "This event counts cycles when the page miss handler (PMH) is servicing page walks caused by DTLB store misses.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x20", "EventName": "DTLB_STORE_MISSES.STLB_HIT_4K", "BriefDescription": "Store misses that miss the DTLB and hit the STLB (4K)", "PublicDescription": "This event counts store operations from a 4K page that miss the first DTLB level but hit the second and do not cause page walks.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x40", "EventName": "DTLB_STORE_MISSES.STLB_HIT_2M", "BriefDescription": "Store misses that miss the DTLB and hit the STLB (2M)", "PublicDescription": "This event counts store operations from a 2M page that miss the first DTLB level but hit the second and do not cause page walks.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x60", "EventName": "DTLB_STORE_MISSES.STLB_HIT", "BriefDescription": "Store operations that miss the first TLB level but hit the second and do not cause page walks", "PublicDescription": "Store operations that miss the first TLB level but hit the second and do not cause page walks.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x49", "UMask": "0x80", "EventName": "DTLB_STORE_MISSES.PDE_CACHE_MISS", "BriefDescription": "DTLB store misses with low part of linear-to-physical address translation missed", "PublicDescription": "DTLB store misses with low part of linear-to-physical address translation missed.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x4c", "UMask": "0x01", "EventName": "LOAD_HIT_PRE.SW_PF", "BriefDescription": "Not software-prefetch load dispatches that hit FB allocated for software prefetch", "PublicDescription": "Non-SW-prefetch load dispatches that hit fill buffer allocated for S/W prefetch.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x4c", "UMask": "0x02", "EventName": "LOAD_HIT_PRE.HW_PF", "BriefDescription": "Not software-prefetch load dispatches that hit FB allocated for hardware prefetch", "PublicDescription": "Non-SW-prefetch load dispatches that hit fill buffer allocated for H/W prefetch.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x4f", "UMask": "0x10", "EventName": "EPT.WALK_CYCLES", "BriefDescription": "Cycle count for an Extended Page table walk.", "PublicDescription": "Cycle count for an Extended Page table walk.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x51", "UMask": "0x01", "EventName": "L1D.REPLACEMENT", "BriefDescription": "L1D data line replacements", "PublicDescription": "This event counts when new data lines are brought into the L1 Data cache, which cause other lines to be evicted from the cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x01", "EventName": "TX_MEM.ABORT_CONFLICT", "BriefDescription": "Number of times a transactional abort was signaled due to a data conflict on a transactionally accessed address.", "PublicDescription": "Number of times a transactional abort was signaled due to a data conflict on a transactionally accessed address.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x02", "EventName": "TX_MEM.ABORT_CAPACITY_WRITE", "BriefDescription": "Number of times a transactional abort was signaled due to a data capacity limitation for transactional writes.", "PublicDescription": "Number of times a transactional abort was signaled due to a data capacity limitation for transactional writes.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x04", "EventName": "TX_MEM.ABORT_HLE_STORE_TO_ELIDED_LOCK", "BriefDescription": "Number of times a HLE transactional region aborted due to a non XRELEASE prefixed instruction writing to an elided lock in the elision buffer.", "PublicDescription": "Number of times a HLE transactional region aborted due to a non XRELEASE prefixed instruction writing to an elided lock in the elision buffer.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x08", "EventName": "TX_MEM.ABORT_HLE_ELISION_BUFFER_NOT_EMPTY", "BriefDescription": "Number of times an HLE transactional execution aborted due to NoAllocatedElisionBuffer being non-zero.", "PublicDescription": "Number of times an HLE transactional execution aborted due to NoAllocatedElisionBuffer being non-zero.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x10", "EventName": "TX_MEM.ABORT_HLE_ELISION_BUFFER_MISMATCH", "BriefDescription": "Number of times an HLE transactional execution aborted due to XRELEASE lock not satisfying the address and value requirements in the elision buffer.", "PublicDescription": "Number of times an HLE transactional execution aborted due to XRELEASE lock not satisfying the address and value requirements in the elision buffer.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x20", "EventName": "TX_MEM.ABORT_HLE_ELISION_BUFFER_UNSUPPORTED_ALIGNMENT", "BriefDescription": "Number of times an HLE transactional execution aborted due to an unsupported read alignment from the elision buffer.", "PublicDescription": "Number of times an HLE transactional execution aborted due to an unsupported read alignment from the elision buffer.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x54", "UMask": "0x40", "EventName": "TX_MEM.HLE_ELISION_BUFFER_FULL", "BriefDescription": "Number of times HLE lock could not be elided due to ElisionBufferAvailable being zero.", "PublicDescription": "Number of times HLE lock could not be elided due to ElisionBufferAvailable being zero.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x58", "UMask": "0x01", "EventName": "MOVE_ELIMINATION.INT_ELIMINATED", "BriefDescription": "Number of integer Move Elimination candidate uops that were eliminated.", "PublicDescription": "Number of integer move elimination candidate uops that were eliminated.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "1000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x58", "UMask": "0x02", "EventName": "MOVE_ELIMINATION.SIMD_ELIMINATED", "BriefDescription": "Number of SIMD Move Elimination candidate uops that were eliminated.", "PublicDescription": "Number of SIMD move elimination candidate uops that were eliminated.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "1000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x58", "UMask": "0x04", "EventName": "MOVE_ELIMINATION.INT_NOT_ELIMINATED", "BriefDescription": "Number of integer Move Elimination candidate uops that were not eliminated.", "PublicDescription": "Number of integer move elimination candidate uops that were not eliminated.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "1000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x58", "UMask": "0x08", "EventName": "MOVE_ELIMINATION.SIMD_NOT_ELIMINATED", "BriefDescription": "Number of SIMD Move Elimination candidate uops that were not eliminated.", "PublicDescription": "Number of SIMD move elimination candidate uops that were not eliminated.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "1000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5C", "UMask": "0x01", "EventName": "CPL_CYCLES.RING0", "BriefDescription": "Unhalted core cycles when the thread is in ring 0", "PublicDescription": "Unhalted core cycles when the thread is in ring 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5C", "UMask": "0x01", "EventName": "CPL_CYCLES.RING0_TRANS", "BriefDescription": "Number of intervals between processor halts while thread is in ring 0.", "PublicDescription": "Number of intervals between processor halts while thread is in ring 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "1", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5C", "UMask": "0x02", "EventName": "CPL_CYCLES.RING123", "BriefDescription": "Unhalted core cycles when thread is in rings 1, 2, or 3", "PublicDescription": "Unhalted core cycles when the thread is not in ring 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5d", "UMask": "0x01", "EventName": "TX_EXEC.MISC1", "BriefDescription": "Counts the number of times a class of instructions that may cause a transactional abort was executed. Since this is the count of execution, it may not always cause a transactional abort.", "PublicDescription": "Counts the number of times a class of instructions that may cause a transactional abort was executed. Since this is the count of execution, it may not always cause a transactional abort.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5d", "UMask": "0x02", "EventName": "TX_EXEC.MISC2", "BriefDescription": "Counts the number of times a class of instructions (e.g., vzeroupper) that may cause a transactional abort was executed inside a transactional region.", "PublicDescription": "Counts the number of times a class of instructions (e.g., vzeroupper) that may cause a transactional abort was executed inside a transactional region.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5d", "UMask": "0x04", "EventName": "TX_EXEC.MISC3", "BriefDescription": "Counts the number of times an instruction execution caused the transactional nest count supported to be exceeded.", "PublicDescription": "Counts the number of times an instruction execution caused the transactional nest count supported to be exceeded.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5d", "UMask": "0x08", "EventName": "TX_EXEC.MISC4", "BriefDescription": "Counts the number of times a XBEGIN instruction was executed inside an HLE transactional region.", "PublicDescription": "Counts the number of times a XBEGIN instruction was executed inside an HLE transactional region.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5d", "UMask": "0x10", "EventName": "TX_EXEC.MISC5", "BriefDescription": "Counts the number of times an HLE XACQUIRE instruction was executed inside an RTM transactional region.", "PublicDescription": "Counts the number of times an HLE XACQUIRE instruction was executed inside an RTM transactional region.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5E", "UMask": "0x01", "EventName": "RS_EVENTS.EMPTY_CYCLES", "BriefDescription": "Cycles when Reservation Station (RS) is empty for the thread", "PublicDescription": "This event counts cycles when the Reservation Station ( RS ) is empty for the thread. The RS is a structure that buffers allocated micro-ops from the Front-end. If there are many cycles when the RS is empty, it may represent an underflow of instructions delivered from the Front-end.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x5E", "UMask": "0x01", "EventName": "RS_EVENTS.EMPTY_END", "BriefDescription": "Counts end of periods where the Reservation Station (RS) was empty. Could be useful to precisely locate Frontend Latency Bound issues.", "PublicDescription": "Counts end of periods where the Reservation Station (RS) was empty. Could be useful to precisely locate Frontend Latency Bound issues.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "0", "EdgeDetect": "1", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x01", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD", "BriefDescription": "Offcore outstanding Demand Data Read transactions in uncore queue.", "PublicDescription": "Offcore outstanding demand data read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78, HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x01", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_DATA_RD", "BriefDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "PublicDescription": "Cycles when offcore outstanding Demand Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78, HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x01", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_DATA_RD_GE_6", "BriefDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", "PublicDescription": "Cycles with at least 6 offcore outstanding Demand Data Read transactions in uncore queue.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "6", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78, HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x02", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_CODE_RD", "BriefDescription": "Offcore outstanding code reads transactions in SuperQueue (SQ), queue to uncore, every cycle", "PublicDescription": "Offcore outstanding Demand code Read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x04", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.DEMAND_RFO", "BriefDescription": "Offcore outstanding RFO store transactions in SuperQueue (SQ), queue to uncore", "PublicDescription": "Offcore outstanding RFO store transactions in SQ to uncore. Set Cmask=1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x04", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DEMAND_RFO", "BriefDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", "PublicDescription": "Offcore outstanding demand rfo reads transactions in SuperQueue (SQ), queue to uncore, every cycle.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x08", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.ALL_DATA_RD", "BriefDescription": "Offcore outstanding cacheable Core Data Read transactions in SuperQueue (SQ), queue to uncore", "PublicDescription": "Offcore outstanding cacheable data read transactions in SQ to uncore. Set Cmask=1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x60", "UMask": "0x08", "EventName": "OFFCORE_REQUESTS_OUTSTANDING.CYCLES_WITH_DATA_RD", "BriefDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "PublicDescription": "Cycles when offcore outstanding cacheable Core Data Read transactions are present in SuperQueue (SQ), queue to uncore.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD62, HSD61", "Offcore": "0" }, { "EventCode": "0x63", "UMask": "0x01", "EventName": "LOCK_CYCLES.SPLIT_LOCK_UC_LOCK_DURATION", "BriefDescription": "Cycles when L1 and L2 are locked due to UC or split lock", "PublicDescription": "Cycles in which the L1D and L2 are locked, due to a UC lock or split lock.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x63", "UMask": "0x02", "EventName": "LOCK_CYCLES.CACHE_LOCK_DURATION", "BriefDescription": "Cycles when L1D is locked", "PublicDescription": "Cycles in which the L1D is locked.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x02", "EventName": "IDQ.EMPTY", "BriefDescription": "Instruction Decode Queue (IDQ) empty cycles", "PublicDescription": "Counts cycles the IDQ is empty.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x04", "EventName": "IDQ.MITE_UOPS", "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) from MITE path", "PublicDescription": "Increment each cycle # of uops delivered to IDQ from MITE path. Set Cmask = 1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x04", "EventName": "IDQ.MITE_CYCLES", "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from MITE path.", "PublicDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from MITE path.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x08", "EventName": "IDQ.DSB_UOPS", "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) from the Decode Stream Buffer (DSB) path", "PublicDescription": "Increment each cycle. # of uops delivered to IDQ from DSB path. Set Cmask = 1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x08", "EventName": "IDQ.DSB_CYCLES", "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", "PublicDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) from Decode Stream Buffer (DSB) path.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x10", "EventName": "IDQ.MS_DSB_UOPS", "BriefDescription": "Uops initiated by Decode Stream Buffer (DSB) that are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy", "PublicDescription": "Increment each cycle # of uops delivered to IDQ when MS_busy by DSB. Set Cmask = 1 to count cycles. Add Edge=1 to count # of delivery.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x10", "EventName": "IDQ.MS_DSB_CYCLES", "BriefDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy.", "PublicDescription": "Cycles when uops initiated by Decode Stream Buffer (DSB) are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x10", "EventName": "IDQ.MS_DSB_OCCUR", "BriefDescription": "Deliveries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Sequenser (MS) is busy.", "PublicDescription": "Deliveries to Instruction Decode Queue (IDQ) initiated by Decode Stream Buffer (DSB) while Microcode Sequenser (MS) is busy.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "1", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x18", "EventName": "IDQ.ALL_DSB_CYCLES_4_UOPS", "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering 4 Uops", "PublicDescription": "Counts cycles DSB is delivered four uops. Set Cmask = 4.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x18", "EventName": "IDQ.ALL_DSB_CYCLES_ANY_UOPS", "BriefDescription": "Cycles Decode Stream Buffer (DSB) is delivering any Uop", "PublicDescription": "Counts cycles DSB is delivered at least one uops. Set Cmask = 1.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x20", "EventName": "IDQ.MS_MITE_UOPS", "BriefDescription": "Uops initiated by MITE and delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy", "PublicDescription": "Increment each cycle # of uops delivered to IDQ when MS_busy by MITE. Set Cmask = 1 to count cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x24", "EventName": "IDQ.ALL_MITE_CYCLES_4_UOPS", "BriefDescription": "Cycles MITE is delivering 4 Uops", "PublicDescription": "Counts cycles MITE is delivered four uops. Set Cmask = 4.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x24", "EventName": "IDQ.ALL_MITE_CYCLES_ANY_UOPS", "BriefDescription": "Cycles MITE is delivering any Uop", "PublicDescription": "Counts cycles MITE is delivered at least one uop. Set Cmask = 1.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x30", "EventName": "IDQ.MS_UOPS", "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy", "PublicDescription": "This event counts uops delivered by the Front-end with the assistance of the microcode sequencer. Microcode assists are used for complex instructions or scenarios that can't be handled by the standard decoder. Using other instructions, if possible, will usually improve performance.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x30", "EventName": "IDQ.MS_CYCLES", "BriefDescription": "Cycles when uops are being delivered to Instruction Decode Queue (IDQ) while Microcode Sequenser (MS) is busy", "PublicDescription": "This event counts cycles during which the microcode sequencer assisted the Front-end in delivering uops. Microcode assists are used for complex instructions or scenarios that can't be handled by the standard decoder. Using other instructions, if possible, will usually improve performance.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x30", "EventName": "IDQ.MS_SWITCHES", "BriefDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pipeline) to the Microcode Sequencer.", "PublicDescription": "Number of switches from DSB (Decode Stream Buffer) or MITE (legacy decode pipeline) to the Microcode Sequencer.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "1", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x79", "UMask": "0x3c", "EventName": "IDQ.MITE_ALL_UOPS", "BriefDescription": "Uops delivered to Instruction Decode Queue (IDQ) from MITE path", "PublicDescription": "Number of uops delivered to IDQ from any path.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x80", "UMask": "0x01", "EventName": "ICACHE.HIT", "BriefDescription": "Number of Instruction Cache, Streaming Buffer and Victim Cache Reads. both cacheable and noncacheable, including UC fetches.", "PublicDescription": "Number of Instruction Cache, Streaming Buffer and Victim Cache Reads. both cacheable and noncacheable, including UC fetches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x80", "UMask": "0x02", "EventName": "ICACHE.MISSES", "BriefDescription": "Number of Instruction Cache, Streaming Buffer and Victim Cache Misses. Includes Uncacheable accesses.", "PublicDescription": "This event counts Instruction Cache (ICACHE) misses.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x80", "UMask": "0x04", "EventName": "ICACHE.IFETCH_STALL", "BriefDescription": "Cycles where a code fetch is stalled due to L1 instruction-cache miss.", "PublicDescription": "Cycles where a code fetch is stalled due to L1 instruction-cache miss.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x80", "UMask": "0x04", "EventName": "ICACHE.IFDATA_STALL", "BriefDescription": "Cycles where a code fetch is stalled due to L1 instruction-cache miss.", "PublicDescription": "Cycles where a code fetch is stalled due to L1 instruction-cache miss.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x01", "EventName": "ITLB_MISSES.MISS_CAUSES_A_WALK", "BriefDescription": "Misses at all ITLB levels that cause page walks", "PublicDescription": "Misses in ITLB that causes a page walk of any page size.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x02", "EventName": "ITLB_MISSES.WALK_COMPLETED_4K", "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (4K)", "PublicDescription": "Completed page walks due to misses in ITLB 4K page entries.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x04", "EventName": "ITLB_MISSES.WALK_COMPLETED_2M_4M", "BriefDescription": "Code miss in all TLB levels causes a page walk that completes. (2M/4M)", "PublicDescription": "Completed page walks due to misses in ITLB 2M/4M page entries.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x08", "EventName": "ITLB_MISSES.WALK_COMPLETED_1G", "BriefDescription": "Store miss in all TLB levels causes a page walk that completes. (1G)", "PublicDescription": "Store miss in all TLB levels causes a page walk that completes. (1G)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x0e", "EventName": "ITLB_MISSES.WALK_COMPLETED", "BriefDescription": "Misses in all ITLB levels that cause completed page walks", "PublicDescription": "Completed page walks in ITLB of any page size.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x10", "EventName": "ITLB_MISSES.WALK_DURATION", "BriefDescription": "Cycles when PMH is busy with page walks", "PublicDescription": "This event counts cycles when the page miss handler (PMH) is servicing page walks caused by ITLB misses.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x20", "EventName": "ITLB_MISSES.STLB_HIT_4K", "BriefDescription": "Core misses that miss the DTLB and hit the STLB (4K)", "PublicDescription": "ITLB misses that hit STLB (4K).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x40", "EventName": "ITLB_MISSES.STLB_HIT_2M", "BriefDescription": "Code misses that miss the DTLB and hit the STLB (2M)", "PublicDescription": "ITLB misses that hit STLB (2M).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x85", "UMask": "0x60", "EventName": "ITLB_MISSES.STLB_HIT", "BriefDescription": "Operations that miss the first ITLB level but hit the second and do not cause any page walks", "PublicDescription": "ITLB misses that hit STLB. No page walk.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x87", "UMask": "0x01", "EventName": "ILD_STALL.LCP", "BriefDescription": "Stalls caused by changing prefix length of the instruction.", "PublicDescription": "This event counts cycles where the decoder is stalled on an instruction with a length changing prefix (LCP).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x87", "UMask": "0x04", "EventName": "ILD_STALL.IQ_FULL", "BriefDescription": "Stall cycles because IQ is full", "PublicDescription": "Stall cycles due to IQ is full.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x41", "EventName": "BR_INST_EXEC.NONTAKEN_CONDITIONAL", "BriefDescription": "Not taken macro-conditional branches.", "PublicDescription": "Not taken macro-conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x81", "EventName": "BR_INST_EXEC.TAKEN_CONDITIONAL", "BriefDescription": "Taken speculative and retired macro-conditional branches.", "PublicDescription": "Taken speculative and retired macro-conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x82", "EventName": "BR_INST_EXEC.TAKEN_DIRECT_JUMP", "BriefDescription": "Taken speculative and retired macro-conditional branch instructions excluding calls and indirects.", "PublicDescription": "Taken speculative and retired macro-conditional branch instructions excluding calls and indirects.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x84", "EventName": "BR_INST_EXEC.TAKEN_INDIRECT_JUMP_NON_CALL_RET", "BriefDescription": "Taken speculative and retired indirect branches excluding calls and returns.", "PublicDescription": "Taken speculative and retired indirect branches excluding calls and returns.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x88", "EventName": "BR_INST_EXEC.TAKEN_INDIRECT_NEAR_RETURN", "BriefDescription": "Taken speculative and retired indirect branches with return mnemonic.", "PublicDescription": "Taken speculative and retired indirect branches with return mnemonic.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0x90", "EventName": "BR_INST_EXEC.TAKEN_DIRECT_NEAR_CALL", "BriefDescription": "Taken speculative and retired direct near calls.", "PublicDescription": "Taken speculative and retired direct near calls.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xA0", "EventName": "BR_INST_EXEC.TAKEN_INDIRECT_NEAR_CALL", "BriefDescription": "Taken speculative and retired indirect calls.", "PublicDescription": "Taken speculative and retired indirect calls.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xC1", "EventName": "BR_INST_EXEC.ALL_CONDITIONAL", "BriefDescription": "Speculative and retired macro-conditional branches.", "PublicDescription": "Speculative and retired macro-conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xC2", "EventName": "BR_INST_EXEC.ALL_DIRECT_JMP", "BriefDescription": "Speculative and retired macro-unconditional branches excluding calls and indirects.", "PublicDescription": "Speculative and retired macro-unconditional branches excluding calls and indirects.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xC4", "EventName": "BR_INST_EXEC.ALL_INDIRECT_JUMP_NON_CALL_RET", "BriefDescription": "Speculative and retired indirect branches excluding calls and returns.", "PublicDescription": "Speculative and retired indirect branches excluding calls and returns.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xC8", "EventName": "BR_INST_EXEC.ALL_INDIRECT_NEAR_RETURN", "BriefDescription": "Speculative and retired indirect return branches.", "PublicDescription": "Speculative and retired indirect return branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xD0", "EventName": "BR_INST_EXEC.ALL_DIRECT_NEAR_CALL", "BriefDescription": "Speculative and retired direct near calls.", "PublicDescription": "Speculative and retired direct near calls.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x88", "UMask": "0xFF", "EventName": "BR_INST_EXEC.ALL_BRANCHES", "BriefDescription": "Speculative and retired branches", "PublicDescription": "Counts all near executed branches (not necessarily retired).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0x41", "EventName": "BR_MISP_EXEC.NONTAKEN_CONDITIONAL", "BriefDescription": "Not taken speculative and retired mispredicted macro conditional branches.", "PublicDescription": "Not taken speculative and retired mispredicted macro conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0x81", "EventName": "BR_MISP_EXEC.TAKEN_CONDITIONAL", "BriefDescription": "Taken speculative and retired mispredicted macro conditional branches.", "PublicDescription": "Taken speculative and retired mispredicted macro conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0x84", "EventName": "BR_MISP_EXEC.TAKEN_INDIRECT_JUMP_NON_CALL_RET", "BriefDescription": "Taken speculative and retired mispredicted indirect branches excluding calls and returns.", "PublicDescription": "Taken speculative and retired mispredicted indirect branches excluding calls and returns.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0x88", "EventName": "BR_MISP_EXEC.TAKEN_RETURN_NEAR", "BriefDescription": "Taken speculative and retired mispredicted indirect branches with return mnemonic.", "PublicDescription": "Taken speculative and retired mispredicted indirect branches with return mnemonic.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0xA0", "EventName": "BR_MISP_EXEC.TAKEN_INDIRECT_NEAR_CALL", "BriefDescription": "Taken speculative and retired mispredicted indirect calls.", "PublicDescription": "Taken speculative and retired mispredicted indirect calls.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0xC1", "EventName": "BR_MISP_EXEC.ALL_CONDITIONAL", "BriefDescription": "Speculative and retired mispredicted macro conditional branches.", "PublicDescription": "Speculative and retired mispredicted macro conditional branches.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0xC4", "EventName": "BR_MISP_EXEC.ALL_INDIRECT_JUMP_NON_CALL_RET", "BriefDescription": "Mispredicted indirect branches excluding calls and returns.", "PublicDescription": "Mispredicted indirect branches excluding calls and returns.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x89", "UMask": "0xFF", "EventName": "BR_MISP_EXEC.ALL_BRANCHES", "BriefDescription": "Speculative and retired mispredicted macro conditional branches", "PublicDescription": "Counts all near executed branches (not necessarily retired).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CORE", "BriefDescription": "Uops not delivered to Resource Allocation Table (RAT) per thread when backend of the machine is not stalled", "PublicDescription": "This event count the number of undelivered (unallocated) uops from the Front-end to the Resource Allocation Table (RAT) while the Back-end of the processor is not stalled. The Front-end can allocate up to 4 uops per cycle so this event can increment 0-4 times per cycle depending on the number of unallocated uops. This event is counted on a per-core basis.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_0_UOPS_DELIV.CORE", "BriefDescription": "Cycles per thread when 4 or more uops are not delivered to Resource Allocation Table (RAT) when backend of the machine is not stalled", "PublicDescription": "This event counts the number cycles during which the Front-end allocated exactly zero uops to the Resource Allocation Table (RAT) while the Back-end of the processor is not stalled. This event is counted on a per-core basis.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_1_UOP_DELIV.CORE", "BriefDescription": "Cycles per thread when 3 or more uops are not delivered to Resource Allocation Table (RAT) when backend of the machine is not stalled.", "PublicDescription": "Cycles per thread when 3 or more uops are not delivered to Resource Allocation Table (RAT) when backend of the machine is not stalled.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "3", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_2_UOP_DELIV.CORE", "BriefDescription": "Cycles with less than 2 uops delivered by the front end.", "PublicDescription": "Cycles with less than 2 uops delivered by the front end.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "2", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_LE_3_UOP_DELIV.CORE", "BriefDescription": "Cycles with less than 3 uops delivered by the front end.", "PublicDescription": "Cycles with less than 3 uops delivered by the front end.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0x9C", "UMask": "0x01", "EventName": "IDQ_UOPS_NOT_DELIVERED.CYCLES_FE_WAS_OK", "BriefDescription": "Counts cycles FE delivered 4 uops or Resource Allocation Table (RAT) was stalling FE.", "PublicDescription": "Counts cycles FE delivered 4 uops or Resource Allocation Table (RAT) was stalling FE.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x01", "EventName": "UOPS_EXECUTED_PORT.PORT_0", "BriefDescription": "Cycles per thread when uops are executed in port 0", "PublicDescription": "Cycles which a uop is dispatched on port 0 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x01", "EventName": "UOPS_EXECUTED_PORT.PORT_0_CORE", "BriefDescription": "Cycles per core when uops are executed in port 0.", "PublicDescription": "Cycles per core when uops are exectuted in port 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x01", "EventName": "UOPS_DISPATCHED_PORT.PORT_0", "BriefDescription": "Cycles per thread when uops are executed in port 0.", "PublicDescription": "Cycles per thread when uops are executed in port 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x02", "EventName": "UOPS_EXECUTED_PORT.PORT_1", "BriefDescription": "Cycles per thread when uops are executed in port 1", "PublicDescription": "Cycles which a uop is dispatched on port 1 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x02", "EventName": "UOPS_EXECUTED_PORT.PORT_1_CORE", "BriefDescription": "Cycles per core when uops are executed in port 1.", "PublicDescription": "Cycles per core when uops are exectuted in port 1.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x02", "EventName": "UOPS_DISPATCHED_PORT.PORT_1", "BriefDescription": "Cycles per thread when uops are executed in port 1.", "PublicDescription": "Cycles per thread when uops are executed in port 1.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x04", "EventName": "UOPS_EXECUTED_PORT.PORT_2", "BriefDescription": "Cycles per thread when uops are executed in port 2", "PublicDescription": "Cycles which a uop is dispatched on port 2 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x04", "EventName": "UOPS_EXECUTED_PORT.PORT_2_CORE", "BriefDescription": "Cycles per core when uops are dispatched to port 2.", "PublicDescription": "Cycles per core when uops are dispatched to port 2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x04", "EventName": "UOPS_DISPATCHED_PORT.PORT_2", "BriefDescription": "Cycles per thread when uops are executed in port 2.", "PublicDescription": "Cycles per thread when uops are executed in port 2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x08", "EventName": "UOPS_EXECUTED_PORT.PORT_3", "BriefDescription": "Cycles per thread when uops are executed in port 3", "PublicDescription": "Cycles which a uop is dispatched on port 3 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x08", "EventName": "UOPS_EXECUTED_PORT.PORT_3_CORE", "BriefDescription": "Cycles per core when uops are dispatched to port 3.", "PublicDescription": "Cycles per core when uops are dispatched to port 3.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x08", "EventName": "UOPS_DISPATCHED_PORT.PORT_3", "BriefDescription": "Cycles per thread when uops are executed in port 3.", "PublicDescription": "Cycles per thread when uops are executed in port 3.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x10", "EventName": "UOPS_EXECUTED_PORT.PORT_4", "BriefDescription": "Cycles per thread when uops are executed in port 4", "PublicDescription": "Cycles which a uop is dispatched on port 4 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x10", "EventName": "UOPS_EXECUTED_PORT.PORT_4_CORE", "BriefDescription": "Cycles per core when uops are executed in port 4.", "PublicDescription": "Cycles per core when uops are exectuted in port 4.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x10", "EventName": "UOPS_DISPATCHED_PORT.PORT_4", "BriefDescription": "Cycles per thread when uops are executed in port 4.", "PublicDescription": "Cycles per thread when uops are executed in port 4.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x20", "EventName": "UOPS_EXECUTED_PORT.PORT_5", "BriefDescription": "Cycles per thread when uops are executed in port 5", "PublicDescription": "Cycles which a uop is dispatched on port 5 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x20", "EventName": "UOPS_EXECUTED_PORT.PORT_5_CORE", "BriefDescription": "Cycles per core when uops are executed in port 5.", "PublicDescription": "Cycles per core when uops are exectuted in port 5.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x20", "EventName": "UOPS_DISPATCHED_PORT.PORT_5", "BriefDescription": "Cycles per thread when uops are executed in port 5.", "PublicDescription": "Cycles per thread when uops are executed in port 5.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x40", "EventName": "UOPS_EXECUTED_PORT.PORT_6", "BriefDescription": "Cycles per thread when uops are executed in port 6", "PublicDescription": "Cycles which a uop is dispatched on port 6 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x40", "EventName": "UOPS_EXECUTED_PORT.PORT_6_CORE", "BriefDescription": "Cycles per core when uops are executed in port 6.", "PublicDescription": "Cycles per core when uops are exectuted in port 6.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x40", "EventName": "UOPS_DISPATCHED_PORT.PORT_6", "BriefDescription": "Cycles per thread when uops are executed in port 6.", "PublicDescription": "Cycles per thread when uops are executed in port 6.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x80", "EventName": "UOPS_EXECUTED_PORT.PORT_7", "BriefDescription": "Cycles per thread when uops are executed in port 7", "PublicDescription": "Cycles which a uop is dispatched on port 7 in this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x80", "EventName": "UOPS_EXECUTED_PORT.PORT_7_CORE", "BriefDescription": "Cycles per core when uops are dispatched to port 7.", "PublicDescription": "Cycles per core when uops are dispatched to port 7.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA1", "UMask": "0x80", "EventName": "UOPS_DISPATCHED_PORT.PORT_7", "BriefDescription": "Cycles per thread when uops are executed in port 7.", "PublicDescription": "Cycles per thread when uops are executed in port 7.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA2", "UMask": "0x01", "EventName": "RESOURCE_STALLS.ANY", "BriefDescription": "Resource-related stall cycles", "PublicDescription": "Cycles allocation is stalled due to resource related reason.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD135", "Offcore": "0" }, { "EventCode": "0xA2", "UMask": "0x04", "EventName": "RESOURCE_STALLS.RS", "BriefDescription": "Cycles stalled due to no eligible RS entry available.", "PublicDescription": "Cycles stalled due to no eligible RS entry available.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA2", "UMask": "0x08", "EventName": "RESOURCE_STALLS.SB", "BriefDescription": "Cycles stalled due to no store buffers available. (not including draining form sync).", "PublicDescription": "This event counts cycles during which no instructions were allocated because no Store Buffers (SB) were available.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA2", "UMask": "0x10", "EventName": "RESOURCE_STALLS.ROB", "BriefDescription": "Cycles stalled due to re-order buffer full.", "PublicDescription": "Cycles stalled due to re-order buffer full.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x01", "EventName": "CYCLE_ACTIVITY.CYCLES_L2_PENDING", "BriefDescription": "Cycles with pending L2 cache miss loads.", "PublicDescription": "Cycles with pending L2 miss loads. Set Cmask=2 to count cycle.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x02", "EventName": "CYCLE_ACTIVITY.CYCLES_LDM_PENDING", "BriefDescription": "Cycles with pending memory loads.", "PublicDescription": "Cycles with pending memory loads. Set Cmask=2 to count cycle.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "2", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x04", "EventName": "CYCLE_ACTIVITY.CYCLES_NO_EXECUTE", "BriefDescription": "This event increments by 1 for every cycle where there was no execute for this thread.", "PublicDescription": "This event counts cycles during which no instructions were executed in the execution stage of the pipeline.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x05", "EventName": "CYCLE_ACTIVITY.STALLS_L2_PENDING", "BriefDescription": "Execution stalls due to L2 cache misses.", "PublicDescription": "Number of loads missed L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "5", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x06", "EventName": "CYCLE_ACTIVITY.STALLS_LDM_PENDING", "BriefDescription": "Execution stalls due to memory subsystem.", "PublicDescription": "This event counts cycles during which no instructions were executed in the execution stage of the pipeline and there were memory instructions pending (waiting for data).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "6", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x08", "EventName": "CYCLE_ACTIVITY.CYCLES_L1D_PENDING", "BriefDescription": "Cycles with pending L1 cache miss loads.", "PublicDescription": "Cycles with pending L1 data cache miss loads. Set Cmask=8 to count cycle.", "Counter": "2", "CounterHTOff": "2", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "8", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA3", "UMask": "0x0C", "EventName": "CYCLE_ACTIVITY.STALLS_L1D_PENDING", "BriefDescription": "Execution stalls due to L1 data cache misses", "PublicDescription": "Execution stalls due to L1 data cache miss loads. Set Cmask=0CH.", "Counter": "2", "CounterHTOff": "2", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "12", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xa8", "UMask": "0x01", "EventName": "LSD.UOPS", "BriefDescription": "Number of Uops delivered by the LSD.", "PublicDescription": "Number of uops delivered by the LSD.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA8", "UMask": "0x01", "EventName": "LSD.CYCLES_ACTIVE", "BriefDescription": "Cycles Uops delivered by the LSD, but didn't come from the decoder.", "PublicDescription": "Cycles Uops delivered by the LSD, but didn't come from the decoder.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xA8", "UMask": "0x01", "EventName": "LSD.CYCLES_4_UOPS", "BriefDescription": "Cycles 4 Uops delivered by the LSD, but didn't come from the decoder.", "PublicDescription": "Cycles 4 Uops delivered by the LSD, but didn't come from the decoder.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xAB", "UMask": "0x02", "EventName": "DSB2MITE_SWITCHES.PENALTY_CYCLES", "BriefDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", "PublicDescription": "Decode Stream Buffer (DSB)-to-MITE switch true penalty cycles.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xae", "UMask": "0x01", "EventName": "ITLB.ITLB_FLUSH", "BriefDescription": "Flushing of the Instruction TLB (ITLB) pages, includes 4k/2M/4M pages.", "PublicDescription": "Counts the number of ITLB flushes, includes 4k/2M/4M pages.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB0", "UMask": "0x01", "EventName": "OFFCORE_REQUESTS.DEMAND_DATA_RD", "BriefDescription": "Demand Data Read requests sent to uncore", "PublicDescription": "Demand data read requests sent to uncore.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD78", "Offcore": "0" }, { "EventCode": "0xB0", "UMask": "0x02", "EventName": "OFFCORE_REQUESTS.DEMAND_CODE_RD", "BriefDescription": "Cacheable and noncachaeble code read requests", "PublicDescription": "Demand code read requests sent to uncore.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB0", "UMask": "0x04", "EventName": "OFFCORE_REQUESTS.DEMAND_RFO", "BriefDescription": "Demand RFO requests including regular RFOs, locks, ItoM", "PublicDescription": "Demand RFO read requests sent to uncore, including regular RFOs, locks, ItoM.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB0", "UMask": "0x08", "EventName": "OFFCORE_REQUESTS.ALL_DATA_RD", "BriefDescription": "Demand and prefetch data reads", "PublicDescription": "Data read requests sent to uncore (demand and prefetch).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x01", "EventName": "UOPS_EXECUTED.STALL_CYCLES", "BriefDescription": "Counts number of cycles no uops were dispatched to be executed on this thread.", "PublicDescription": "Counts number of cycles no uops were dispatched to be executed on this thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD144, HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x01", "EventName": "UOPS_EXECUTED.CYCLES_GE_1_UOP_EXEC", "BriefDescription": "Cycles where at least 1 uop was executed per-thread", "PublicDescription": "This events counts the cycles where at least one uop was executed. It is counted per thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD144, HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x01", "EventName": "UOPS_EXECUTED.CYCLES_GE_2_UOPS_EXEC", "BriefDescription": "Cycles where at least 2 uops were executed per-thread", "PublicDescription": "This events counts the cycles where at least two uop were executed. It is counted per thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "2", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD144, HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x01", "EventName": "UOPS_EXECUTED.CYCLES_GE_3_UOPS_EXEC", "BriefDescription": "Cycles where at least 3 uops were executed per-thread", "PublicDescription": "This events counts the cycles where at least three uop were executed. It is counted per thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "3", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD144, HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x01", "EventName": "UOPS_EXECUTED.CYCLES_GE_4_UOPS_EXEC", "BriefDescription": "Cycles where at least 4 uops were executed per-thread.", "PublicDescription": "Cycles where at least 4 uops were executed per-thread.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD144, HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xB1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE", "BriefDescription": "Number of uops executed on the core.", "PublicDescription": "Counts total number of uops to be executed per-core each cycle.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_1", "BriefDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.", "PublicDescription": "Cycles at least 1 micro-op is executed from any thread on physical core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_2", "BriefDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.", "PublicDescription": "Cycles at least 2 micro-op is executed from any thread on physical core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "2", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_3", "BriefDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.", "PublicDescription": "Cycles at least 3 micro-op is executed from any thread on physical core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "3", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE_CYCLES_GE_4", "BriefDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.", "PublicDescription": "Cycles at least 4 micro-op is executed from any thread on physical core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "4", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb1", "UMask": "0x02", "EventName": "UOPS_EXECUTED.CORE_CYCLES_NONE", "BriefDescription": "Cycles with no micro-ops executed from any thread on physical core.", "PublicDescription": "Cycles with no micro-ops executed from any thread on physical core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0x00", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "0", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD30, HSM31", "Offcore": "0" }, { "EventCode": "0xb2", "UMask": "0x01", "EventName": "OFFCORE_REQUESTS_BUFFER.SQ_FULL", "BriefDescription": "Offcore requests buffer cannot take more entries for this thread core.", "PublicDescription": "Offcore requests buffer cannot take more entries for this thread core.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE", "BriefDescription": "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction.", "PublicDescription": "Offcore response can be programmed only with a specific pair of event select and counter MSR, and with specific event codes and predefine mask bit value in a dedicated MSR to specify attributes of the offcore transaction.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x11", "EventName": "PAGE_WALKER_LOADS.DTLB_L1", "BriefDescription": "Number of DTLB page walker hits in the L1+FB", "PublicDescription": "Number of DTLB page walker loads that hit in the L1+FB.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x12", "EventName": "PAGE_WALKER_LOADS.DTLB_L2", "BriefDescription": "Number of DTLB page walker hits in the L2", "PublicDescription": "Number of DTLB page walker loads that hit in the L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x14", "EventName": "PAGE_WALKER_LOADS.DTLB_L3", "BriefDescription": "Number of DTLB page walker hits in the L3 + XSNP", "PublicDescription": "Number of DTLB page walker loads that hit in the L3.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD25", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x18", "EventName": "PAGE_WALKER_LOADS.DTLB_MEMORY", "BriefDescription": "Number of DTLB page walker hits in Memory", "PublicDescription": "Number of DTLB page walker loads from memory.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD25", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x21", "EventName": "PAGE_WALKER_LOADS.ITLB_L1", "BriefDescription": "Number of ITLB page walker hits in the L1+FB", "PublicDescription": "Number of ITLB page walker loads that hit in the L1+FB.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x22", "EventName": "PAGE_WALKER_LOADS.ITLB_L2", "BriefDescription": "Number of ITLB page walker hits in the L2", "PublicDescription": "Number of ITLB page walker loads that hit in the L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x24", "EventName": "PAGE_WALKER_LOADS.ITLB_L3", "BriefDescription": "Number of ITLB page walker hits in the L3 + XSNP", "PublicDescription": "Number of ITLB page walker loads that hit in the L3.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD25", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x28", "EventName": "PAGE_WALKER_LOADS.ITLB_MEMORY", "BriefDescription": "Number of ITLB page walker hits in Memory", "PublicDescription": "Number of ITLB page walker loads from memory.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD25", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x41", "EventName": "PAGE_WALKER_LOADS.EPT_DTLB_L1", "BriefDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L1 and FB.", "PublicDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L1 and FB.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x42", "EventName": "PAGE_WALKER_LOADS.EPT_DTLB_L2", "BriefDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L2.", "PublicDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x44", "EventName": "PAGE_WALKER_LOADS.EPT_DTLB_L3", "BriefDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L3.", "PublicDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in the L3.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x48", "EventName": "PAGE_WALKER_LOADS.EPT_DTLB_MEMORY", "BriefDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in memory.", "PublicDescription": "Counts the number of Extended Page Table walks from the DTLB that hit in memory.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x81", "EventName": "PAGE_WALKER_LOADS.EPT_ITLB_L1", "BriefDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L1 and FB.", "PublicDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L1 and FB.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x82", "EventName": "PAGE_WALKER_LOADS.EPT_ITLB_L2", "BriefDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L2.", "PublicDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x84", "EventName": "PAGE_WALKER_LOADS.EPT_ITLB_L3", "BriefDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L2.", "PublicDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in the L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBC", "UMask": "0x88", "EventName": "PAGE_WALKER_LOADS.EPT_ITLB_MEMORY", "BriefDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in memory.", "PublicDescription": "Counts the number of Extended Page Table walks from the ITLB that hit in memory.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBD", "UMask": "0x01", "EventName": "TLB_FLUSH.DTLB_THREAD", "BriefDescription": "DTLB flush attempts of the thread-specific entries", "PublicDescription": "DTLB flush attempts of the thread-specific entries.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xBD", "UMask": "0x20", "EventName": "TLB_FLUSH.STLB_ANY", "BriefDescription": "STLB flush attempts", "PublicDescription": "Count number of STLB flush attempts.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC0", "UMask": "0x00", "EventName": "INST_RETIRED.ANY_P", "BriefDescription": "Number of instructions retired. General Counter - architectural event", "PublicDescription": "Number of instructions at retirement.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD11, HSD140", "Offcore": "0" }, { "EventCode": "0xC0", "UMask": "0x01", "EventName": "INST_RETIRED.PREC_DIST", "BriefDescription": "Precise instruction retired event with HW to reduce effect of PEBS shadow in IP distribution", "PublicDescription": "Precise instruction retired event with HW to reduce effect of PEBS shadow in IP distribution.", "Counter": "1", "CounterHTOff": "1", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD140", "Offcore": "0" }, { "EventCode": "0xC0", "UMask": "0x02", "EventName": "INST_RETIRED.X87", "BriefDescription": "FP operations retired. X87 FP operations that have no exceptions: Counts also flows that have several X87 or flows that use X87 uops in the exception handling.", "PublicDescription": "This is a precise version (that is, uses PEBS) of the event that counts FP operations retired. For X87 FP operations that have no exceptions counting also includes flows that have several X87, or flows that use X87 uops in the exception handling.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC1", "UMask": "0x08", "EventName": "OTHER_ASSISTS.AVX_TO_SSE", "BriefDescription": "Number of transitions from AVX-256 to legacy SSE when penalty applicable", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD56, HSM57", "Offcore": "0" }, { "EventCode": "0xC1", "UMask": "0x10", "EventName": "OTHER_ASSISTS.SSE_TO_AVX", "BriefDescription": "Number of transitions from legacy SSE to AVX-256 when penalty applicable ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD56, HSM57", "Offcore": "0" }, { "EventCode": "0xC1", "UMask": "0x40", "EventName": "OTHER_ASSISTS.ANY_WB_ASSIST", "BriefDescription": "tbd", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC2", "UMask": "0x01", "EventName": "UOPS_RETIRED.ALL", "BriefDescription": "Actually retired uops.", "PublicDescription": "Actually retired uops.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC2", "UMask": "0x01", "EventName": "UOPS_RETIRED.STALL_CYCLES", "BriefDescription": "Cycles no executable uops retired", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC2", "UMask": "0x01", "EventName": "UOPS_RETIRED.TOTAL_CYCLES", "BriefDescription": "Number of cycles using always true condition applied to PEBS uops retired event.", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "10", "Invert": "1", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC2", "UMask": "0x01", "EventName": "UOPS_RETIRED.CORE_STALL_CYCLES", "BriefDescription": "Cycles no executable uops retired on core", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "1", "AnyThread": "1", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC2", "UMask": "0x02", "EventName": "UOPS_RETIRED.RETIRE_SLOTS", "BriefDescription": "Retirement slots used.", "PublicDescription": "Retirement slots used.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC3", "UMask": "0x01", "EventName": "MACHINE_CLEARS.CYCLES", "BriefDescription": "Cycles there was a Nuke. Account for both thread-specific and All Thread Nukes.", "PublicDescription": "Cycles there was a Nuke. Account for both thread-specific and All Thread Nukes.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC3", "UMask": "0x01", "EventName": "MACHINE_CLEARS.COUNT", "BriefDescription": "Number of machine clears (nukes) of any type.", "PublicDescription": "Number of machine clears (nukes) of any type.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0x00", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "1", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC3", "UMask": "0x02", "EventName": "MACHINE_CLEARS.MEMORY_ORDERING", "BriefDescription": "Counts the number of machine clears due to memory order conflicts.", "PublicDescription": "This event counts the number of memory ordering machine clears detected. Memory ordering machine clears can result from memory address aliasing or snoops from another hardware thread or core to data inflight in the pipeline. Machine clears can have a significant performance impact if they are happening frequently.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC3", "UMask": "0x04", "EventName": "MACHINE_CLEARS.SMC", "BriefDescription": "Self-modifying code (SMC) detected.", "PublicDescription": "This event is incremented when self-modifying code (SMC) is detected, which causes a machine clear. Machine clears can have a significant performance impact if they are happening frequently.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC3", "UMask": "0x20", "EventName": "MACHINE_CLEARS.MASKMOV", "BriefDescription": "This event counts the number of executed Intel AVX masked load operations that refer to an illegal address range with the mask bits set to 0.", "PublicDescription": "This event counts the number of executed Intel AVX masked load operations that refer to an illegal address range with the mask bits set to 0.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x00", "EventName": "BR_INST_RETIRED.ALL_BRANCHES", "BriefDescription": "All (macro) branch instructions retired.", "PublicDescription": "Branch instructions at retirement.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x01", "EventName": "BR_INST_RETIRED.CONDITIONAL", "BriefDescription": "Conditional branch instructions retired.", "PublicDescription": "Conditional branch instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x02", "EventName": "BR_INST_RETIRED.NEAR_CALL", "BriefDescription": "Direct and indirect near call instructions retired.", "PublicDescription": "Direct and indirect near call instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x02", "EventName": "BR_INST_RETIRED.NEAR_CALL_R3", "BriefDescription": "Direct and indirect macro near call instructions retired (captured in ring 3).", "PublicDescription": "Direct and indirect macro near call instructions retired (captured in ring 3).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x04", "EventName": "BR_INST_RETIRED.ALL_BRANCHES_PEBS", "BriefDescription": "All (macro) branch instructions retired.", "PublicDescription": "All (macro) branch instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x08", "EventName": "BR_INST_RETIRED.NEAR_RETURN", "BriefDescription": "Return instructions retired.", "PublicDescription": "Return instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x10", "EventName": "BR_INST_RETIRED.NOT_TAKEN", "BriefDescription": "Counts all not taken macro branch instructions retired.", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x20", "EventName": "BR_INST_RETIRED.NEAR_TAKEN", "BriefDescription": "Taken branch instructions retired.", "PublicDescription": "Taken branch instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC4", "UMask": "0x40", "EventName": "BR_INST_RETIRED.FAR_BRANCH", "BriefDescription": "Counts the number of far branch instructions retired.", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC5", "UMask": "0x00", "EventName": "BR_MISP_RETIRED.ALL_BRANCHES", "BriefDescription": "All mispredicted macro branch instructions retired.", "PublicDescription": "Mispredicted branch instructions at retirement.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC5", "UMask": "0x01", "EventName": "BR_MISP_RETIRED.CONDITIONAL", "BriefDescription": "Mispredicted conditional branch instructions retired.", "PublicDescription": "Mispredicted conditional branch instructions retired.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC5", "UMask": "0x04", "EventName": "BR_MISP_RETIRED.ALL_BRANCHES_PEBS", "BriefDescription": "Mispredicted macro branch instructions retired. ", "PublicDescription": "This event counts all mispredicted branch instructions retired. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC5", "UMask": "0x20", "EventName": "BR_MISP_RETIRED.NEAR_TAKEN", "BriefDescription": "number of near branch instructions retired that were mispredicted and taken.", "PublicDescription": "number of near branch instructions retired that were mispredicted and taken.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "400009", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC6", "UMask": "0x07", "EventName": "AVX_INSTS.ALL", "BriefDescription": "Approximate counts of AVX & AVX2 256-bit instructions, including non-arithmetic instructions, loads, and stores. May count non-AVX instructions that employ 256-bit operations, including (but not necessarily limited to) rep string instructions that use 256-bit loads and stores for optimized performance, XSAVE* and XRSTOR*, and operations that transition the x87 FPU data registers between x87 and MMX.", "PublicDescription": "Note that a whole rep string only counts AVX_INST.ALL once.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC8", "UMask": "0x01", "EventName": "HLE_RETIRED.START", "BriefDescription": "Number of times an HLE execution started.", "PublicDescription": "Number of times an HLE execution started.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x02", "EventName": "HLE_RETIRED.COMMIT", "BriefDescription": "Number of times an HLE execution successfully committed.", "PublicDescription": "Number of times an HLE execution successfully committed.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x04", "EventName": "HLE_RETIRED.ABORTED", "BriefDescription": "Number of times an HLE execution aborted due to any reasons (multiple categories may count as one).", "PublicDescription": "Number of times an HLE execution aborted due to any reasons (multiple categories may count as one).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x08", "EventName": "HLE_RETIRED.ABORTED_MISC1", "BriefDescription": "Number of times an HLE execution aborted due to various memory events (e.g., read/write capacity and conflicts).", "PublicDescription": "Number of times an HLE execution aborted due to various memory events (e.g., read/write capacity and conflicts).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x10", "EventName": "HLE_RETIRED.ABORTED_MISC2", "BriefDescription": "Number of times an HLE execution aborted due to uncommon conditions.", "PublicDescription": "Number of times an HLE execution aborted due to uncommon conditions.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x20", "EventName": "HLE_RETIRED.ABORTED_MISC3", "BriefDescription": "Number of times an HLE execution aborted due to HLE-unfriendly instructions.", "PublicDescription": "Number of times an HLE execution aborted due to HLE-unfriendly instructions.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x40", "EventName": "HLE_RETIRED.ABORTED_MISC4", "BriefDescription": "Number of times an HLE execution aborted due to incompatible memory type.", "PublicDescription": "Number of times an HLE execution aborted due to incompatible memory type.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD65", "Offcore": "0" }, { "EventCode": "0xc8", "UMask": "0x80", "EventName": "HLE_RETIRED.ABORTED_MISC5", "BriefDescription": "Number of times an HLE execution aborted due to none of the previous 4 categories (e.g. interrupts)", "PublicDescription": "Number of times an HLE execution aborted due to none of the previous 4 categories (e.g. interrupts).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xC9", "UMask": "0x01", "EventName": "RTM_RETIRED.START", "BriefDescription": "Number of times an RTM execution started.", "PublicDescription": "Number of times an RTM execution started.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x02", "EventName": "RTM_RETIRED.COMMIT", "BriefDescription": "Number of times an RTM execution successfully committed.", "PublicDescription": "Number of times an RTM execution successfully committed.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x04", "EventName": "RTM_RETIRED.ABORTED", "BriefDescription": "Number of times an RTM execution aborted due to any reasons (multiple categories may count as one).", "PublicDescription": "Number of times an RTM execution aborted due to any reasons (multiple categories may count as one).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x08", "EventName": "RTM_RETIRED.ABORTED_MISC1", "BriefDescription": "Number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts)", "PublicDescription": "Number of times an RTM execution aborted due to various memory events (e.g. read/write capacity and conflicts).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x10", "EventName": "RTM_RETIRED.ABORTED_MISC2", "BriefDescription": "Number of times an RTM execution aborted due to various memory events (e.g., read/write capacity and conflicts).", "PublicDescription": "Number of times an RTM execution aborted due to various memory events (e.g., read/write capacity and conflicts).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x20", "EventName": "RTM_RETIRED.ABORTED_MISC3", "BriefDescription": "Number of times an RTM execution aborted due to HLE-unfriendly instructions.", "PublicDescription": "Number of times an RTM execution aborted due to HLE-unfriendly instructions.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x40", "EventName": "RTM_RETIRED.ABORTED_MISC4", "BriefDescription": "Number of times an RTM execution aborted due to incompatible memory type.", "PublicDescription": "Number of times an RTM execution aborted due to incompatible memory type.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD65", "Offcore": "0" }, { "EventCode": "0xc9", "UMask": "0x80", "EventName": "RTM_RETIRED.ABORTED_MISC5", "BriefDescription": "Number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt)", "PublicDescription": "Number of times an RTM execution aborted due to none of the previous 4 categories (e.g. interrupt).", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCA", "UMask": "0x02", "EventName": "FP_ASSIST.X87_OUTPUT", "BriefDescription": "output - Numeric Overflow, Numeric Underflow, Inexact Result ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCA", "UMask": "0x04", "EventName": "FP_ASSIST.X87_INPUT", "BriefDescription": "input - Invalid Operation, Denormal Operand, SNaN Operand ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCA", "UMask": "0x08", "EventName": "FP_ASSIST.SIMD_OUTPUT", "BriefDescription": "SSE* FP micro-code assist when output value is invalid. ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCA", "UMask": "0x10", "EventName": "FP_ASSIST.SIMD_INPUT", "BriefDescription": "Any input SSE* FP Assist ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCA", "UMask": "0x1E", "EventName": "FP_ASSIST.ANY", "BriefDescription": "Counts any FP_ASSIST umask was incrementing ", "PublicDescription": "", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "1", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCC", "UMask": "0x20", "EventName": "ROB_MISC_EVENTS.LBR_INSERTS", "BriefDescription": "Count cases of saving new LBR", "PublicDescription": "Count cases of saving new LBR records by hardware.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_4", "BriefDescription": "Randomly selected loads with latency value being above 4.", "PublicDescription": "Randomly selected loads with latency value being above 4.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "100003", "MSRIndex": "0x3F6", "MSRValue": "0x4", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_8", "BriefDescription": "Randomly selected loads with latency value being above 8.", "PublicDescription": "Randomly selected loads with latency value being above 8.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "50021", "MSRIndex": "0x3F6", "MSRValue": "0x8", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_16", "BriefDescription": "Randomly selected loads with latency value being above 16.", "PublicDescription": "Randomly selected loads with latency value being above 16.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "20011", "MSRIndex": "0x3F6", "MSRValue": "0x10", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_32", "BriefDescription": "Randomly selected loads with latency value being above 32.", "PublicDescription": "Randomly selected loads with latency value being above 32.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "100003", "MSRIndex": "0x3F6", "MSRValue": "0x20", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_64", "BriefDescription": "Randomly selected loads with latency value being above 64.", "PublicDescription": "Randomly selected loads with latency value being above 64.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "2003", "MSRIndex": "0x3F6", "MSRValue": "0x40", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_128", "BriefDescription": "Randomly selected loads with latency value being above 128.", "PublicDescription": "Randomly selected loads with latency value being above 128.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "1009", "MSRIndex": "0x3F6", "MSRValue": "0x80", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_256", "BriefDescription": "Randomly selected loads with latency value being above 256.", "PublicDescription": "Randomly selected loads with latency value being above 256.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "503", "MSRIndex": "0x3F6", "MSRValue": "0x100", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xCD", "UMask": "0x01", "EventName": "MEM_TRANS_RETIRED.LOAD_LATENCY_GT_512", "BriefDescription": "Randomly selected loads with latency value being above 512.", "PublicDescription": "Randomly selected loads with latency value being above 512.", "Counter": "3", "CounterHTOff": "3", "SampleAfterValue": "101", "MSRIndex": "0x3F6", "MSRValue": "0x200", "TakenAlone": "1", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "2", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD25, HSM26", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x11", "EventName": "MEM_UOPS_RETIRED.STLB_MISS_LOADS", "BriefDescription": "Retired load uops that miss the STLB. (precise Event)", "PublicDescription": "Retired load uops that miss the STLB. (precise Event)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x12", "EventName": "MEM_UOPS_RETIRED.STLB_MISS_STORES", "BriefDescription": "Retired store uops that miss the STLB. (precise Event)", "PublicDescription": "Retired store uops that miss the STLB. (precise Event)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "1", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x21", "EventName": "MEM_UOPS_RETIRED.LOCK_LOADS", "BriefDescription": "Retired load uops with locked access. (precise Event)", "PublicDescription": "Retired load uops with locked access. (precise Event)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x41", "EventName": "MEM_UOPS_RETIRED.SPLIT_LOADS", "BriefDescription": "Retired load uops that split across a cacheline boundary. (precise Event)", "PublicDescription": "This event counts load uops retired which had memory addresses spilt across 2 cache lines. A line split is across 64B cache-lines which may include a page split (4K). This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x42", "EventName": "MEM_UOPS_RETIRED.SPLIT_STORES", "BriefDescription": "Retired store uops that split across a cacheline boundary. (precise Event)", "PublicDescription": "This event counts store uops retired which had memory addresses spilt across 2 cache lines. A line split is across 64B cache-lines which may include a page split (4K). This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "1", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x81", "EventName": "MEM_UOPS_RETIRED.ALL_LOADS", "BriefDescription": "All retired load uops. (precise Event)", "PublicDescription": "All retired load uops. (precise Event)", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD0", "UMask": "0x82", "EventName": "MEM_UOPS_RETIRED.ALL_STORES", "BriefDescription": "All retired store uops. (precise Event)", "PublicDescription": "This event counts all store uops retired. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "1", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x01", "EventName": "MEM_LOAD_UOPS_RETIRED.L1_HIT", "BriefDescription": "Retired load uops with L1 cache hits as data sources.", "PublicDescription": "Retired load uops with L1 cache hits as data sources.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "2000003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x02", "EventName": "MEM_LOAD_UOPS_RETIRED.L2_HIT", "BriefDescription": "Retired load uops with L2 cache hits as data sources.", "PublicDescription": "Retired load uops with L2 cache hits as data sources.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD76, HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x04", "EventName": "MEM_LOAD_UOPS_RETIRED.L3_HIT", "BriefDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.", "PublicDescription": "This event counts retired load uops in which data sources were data hits in the L3 cache without snoops required. This does not include hardware prefetches. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "50021", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x08", "EventName": "MEM_LOAD_UOPS_RETIRED.L1_MISS", "BriefDescription": "Retired load uops misses in L1 cache as data sources.", "PublicDescription": "This event counts retired load uops in which data sources missed in the L1 cache. This does not include hardware prefetches. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x10", "EventName": "MEM_LOAD_UOPS_RETIRED.L2_MISS", "BriefDescription": "Retired load uops with L2 cache misses as data sources.", "PublicDescription": "Retired load uops with L2 cache misses as data sources.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "50021", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x20", "EventName": "MEM_LOAD_UOPS_RETIRED.L3_MISS", "BriefDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.", "PublicDescription": "Miss in last-level (L3) cache. Excludes Unknown data-source.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD1", "UMask": "0x40", "EventName": "MEM_LOAD_UOPS_RETIRED.HIT_LFB", "BriefDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready.", "PublicDescription": "Retired load uops which data sources were load uops missed L1 but hit FB due to preceding miss to the same cache line with data not ready.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSM30", "Offcore": "0" }, { "EventCode": "0xD2", "UMask": "0x01", "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_MISS", "BriefDescription": "Retired load uops which data sources were L3 hit and cross-core snoop missed in on-pkg core cache.", "PublicDescription": "Retired load uops which data sources were L3 hit and cross-core snoop missed in on-pkg core cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "20011", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD2", "UMask": "0x02", "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HIT", "BriefDescription": "Retired load uops which data sources were L3 and cross-core snoop hits in on-pkg core cache. ", "PublicDescription": "This event counts retired load uops that hit in the L3 cache, but required a cross-core snoop which resulted in a HIT in an on-pkg core cache. This does not include hardware prefetches. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "20011", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD2", "UMask": "0x04", "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_HITM", "BriefDescription": "Retired load uops which data sources were HitM responses from shared L3. ", "PublicDescription": "This event counts retired load uops that hit in the L3 cache, but required a cross-core snoop which resulted in a HITM (hit modified) in an on-pkg core cache. This does not include hardware prefetches. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "20011", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD2", "UMask": "0x08", "EventName": "MEM_LOAD_UOPS_L3_HIT_RETIRED.XSNP_NONE", "BriefDescription": "Retired load uops which data sources were hits in L3 without snoops required.", "PublicDescription": "Retired load uops which data sources were hits in L3 without snoops required.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD74, HSD29, HSD25, HSM26, HSM30", "Offcore": "0" }, { "EventCode": "0xD3", "UMask": "0x01", "EventName": "MEM_LOAD_UOPS_L3_MISS_RETIRED.LOCAL_DRAM", "BriefDescription": "tbd", "PublicDescription": "This event counts retired load uops where the data came from local DRAM. This does not include hardware prefetches. This is a precise event.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "1", "Data_LA": "1", "L1_Hit_Indication": "0", "Errata": "HSD74, HSD29, HSD25, HSM30", "Offcore": "0" }, { "EventCode": "0xe6", "UMask": "0x1f", "EventName": "BACLEARS.ANY", "BriefDescription": "Counts the total number when the front end is resteered, mainly when the BPU cannot provide a correct prediction and this is corrected by other branch handling mechanisms at the front end.", "PublicDescription": "Number of front end re-steers due to BPU misprediction.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x01", "EventName": "L2_TRANS.DEMAND_DATA_RD", "BriefDescription": "Demand Data Read requests that access L2 cache", "PublicDescription": "Demand data read requests that access L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x02", "EventName": "L2_TRANS.RFO", "BriefDescription": "RFO requests that access L2 cache", "PublicDescription": "RFO requests that access L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x04", "EventName": "L2_TRANS.CODE_RD", "BriefDescription": "L2 cache accesses when fetching instructions", "PublicDescription": "L2 cache accesses when fetching instructions.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x08", "EventName": "L2_TRANS.ALL_PF", "BriefDescription": "L2 or L3 HW prefetches that access L2 cache", "PublicDescription": "Any MLC or L3 HW prefetch accessing L2, including rejects.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x10", "EventName": "L2_TRANS.L1D_WB", "BriefDescription": "L1D writebacks that access L2 cache", "PublicDescription": "L1D writebacks that access L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x20", "EventName": "L2_TRANS.L2_FILL", "BriefDescription": "L2 fill requests that access L2 cache", "PublicDescription": "L2 fill requests that access L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x40", "EventName": "L2_TRANS.L2_WB", "BriefDescription": "L2 writebacks that access L2 cache", "PublicDescription": "L2 writebacks that access L2 cache.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf0", "UMask": "0x80", "EventName": "L2_TRANS.ALL_REQUESTS", "BriefDescription": "Transactions accessing L2 pipe", "PublicDescription": "Transactions accessing L2 pipe.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "200003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF1", "UMask": "0x01", "EventName": "L2_LINES_IN.I", "BriefDescription": "L2 cache lines in I state filling L2", "PublicDescription": "L2 cache lines in I state filling L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF1", "UMask": "0x02", "EventName": "L2_LINES_IN.S", "BriefDescription": "L2 cache lines in S state filling L2", "PublicDescription": "L2 cache lines in S state filling L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF1", "UMask": "0x04", "EventName": "L2_LINES_IN.E", "BriefDescription": "L2 cache lines in E state filling L2", "PublicDescription": "L2 cache lines in E state filling L2.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF1", "UMask": "0x07", "EventName": "L2_LINES_IN.ALL", "BriefDescription": "L2 cache lines filling L2", "PublicDescription": "This event counts the number of L2 cache lines brought into the L2 cache. Lines are filled into the L2 cache when there was an L2 miss.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF2", "UMask": "0x05", "EventName": "L2_LINES_OUT.DEMAND_CLEAN", "BriefDescription": "Clean L2 cache lines evicted by demand", "PublicDescription": "Clean L2 cache lines evicted by demand.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xF2", "UMask": "0x06", "EventName": "L2_LINES_OUT.DEMAND_DIRTY", "BriefDescription": "Dirty L2 cache lines evicted by demand", "PublicDescription": "Dirty L2 cache lines evicted by demand.", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xf4", "UMask": "0x10", "EventName": "SQ_MISC.SPLIT_LOCK", "BriefDescription": "Split locks in SQ", "PublicDescription": "tbd", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3,4,5,6,7", "SampleAfterValue": "100003", "MSRIndex": "0", "MSRValue": "0", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "0", "Offcore": "0" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_REQUESTS.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all requests miss in the L3 ", "PublicDescription": "Counts all requests miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC08FFF", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_REQUESTS.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts all requests hit in the L3 ", "PublicDescription": "Counts all requests hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C8FFF", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_MISS.LOCAL_DRAM", "BriefDescription": "miss the L3 and the data is returned from local dram ", "PublicDescription": "miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x01004007F7", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_MISS.ANY_RESPONSE", "BriefDescription": "miss in the L3 ", "PublicDescription": "miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC007F7", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C07F7", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_READS.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C07F7", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts all demand & prefetch code reads miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts all demand & prefetch code reads miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400244", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all demand & prefetch code reads miss in the L3 ", "PublicDescription": "Counts all demand & prefetch code reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00244", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts all demand & prefetch code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts all demand & prefetch code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0244", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts all demand & prefetch RFOs miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts all demand & prefetch RFOs miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400122", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all demand & prefetch RFOs miss in the L3 ", "PublicDescription": "Counts all demand & prefetch RFOs miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00122", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C0122", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts all demand & prefetch RFOs hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0122", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts all demand & prefetch data reads miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts all demand & prefetch data reads miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400091", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all demand & prefetch data reads miss in the L3 ", "PublicDescription": "Counts all demand & prefetch data reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00091", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C0091", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.ALL_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts all demand & prefetch data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0091", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_CODE_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads miss in the L3 ", "PublicDescription": "Counts prefetch (that bring data to LLC only) code reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00200", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_CODE_RD.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts prefetch (that bring data to LLC only) code reads hit in the L3 ", "PublicDescription": "Counts prefetch (that bring data to LLC only) code reads hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0200", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs miss in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00100", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_RFO.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) RFOs hit in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) RFOs hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0100", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads miss in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00080", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L3_DATA_RD.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) data reads hit in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) data reads hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0080", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) code reads miss in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) code reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00040", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_CODE_RD.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to LLC only) code reads hit in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to LLC only) code reads hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0040", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs miss in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00020", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_RFO.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts all prefetch (that bring data to L2) RFOs hit in the L3 ", "PublicDescription": "Counts all prefetch (that bring data to L2) RFOs hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0020", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts prefetch (that bring data to L2) data reads miss in the L3 ", "PublicDescription": "Counts prefetch (that bring data to L2) data reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00010", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.PF_L2_DATA_RD.L3_HIT.ANY_RESPONSE", "BriefDescription": "Counts prefetch (that bring data to L2) data reads hit in the L3 ", "PublicDescription": "Counts prefetch (that bring data to L2) data reads hit in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3F803C0010", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts all demand code reads miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts all demand code reads miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400004", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all demand code reads miss in the L3 ", "PublicDescription": "Counts all demand code reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00004", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "Counts all demand code reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "Counts all demand code reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C0004", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_CODE_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts all demand code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts all demand code reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0004", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts all demand data writes (RFOs) miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts all demand data writes (RFOs) miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400002", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts all demand data writes (RFOs) miss in the L3 ", "PublicDescription": "Counts all demand data writes (RFOs) miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00002", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C0002", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_RFO.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts all demand data writes (RFOs) hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0002", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_MISS.LOCAL_DRAM", "BriefDescription": "Counts demand data reads miss the L3 and the data is returned from local dram ", "PublicDescription": "Counts demand data reads miss the L3 and the data is returned from local dram", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x0100400001", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_MISS.ANY_RESPONSE", "BriefDescription": "Counts demand data reads miss in the L3 ", "PublicDescription": "Counts demand data reads miss in the L3", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x3FFFC00001", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HITM_OTHER_CORE", "BriefDescription": "Counts demand data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded ", "PublicDescription": "Counts demand data reads hit in the L3 and the snoop to one of the sibling cores hits the line in M state and the line is forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x10003C0001", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" }, { "EventCode": "0xB7, 0xBB", "UMask": "0x01", "EventName": "OFFCORE_RESPONSE.DEMAND_DATA_RD.L3_HIT.HIT_OTHER_CORE_NO_FWD", "BriefDescription": "Counts demand data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded ", "PublicDescription": "Counts demand data reads hit in the L3 and the snoops to sibling cores hit in either E/S state and the line is not forwarded", "Counter": "0,1,2,3", "CounterHTOff": "0,1,2,3", "SampleAfterValue": "100003", "MSRIndex": "0x1a6, 0x1a7", "MSRValue": "0x04003C0001", "TakenAlone": "0", "CounterMask": "0", "Invert": "0", "AnyThread": "0", "EdgeDetect": "0", "PEBS": "0", "Data_LA": "0", "L1_Hit_Indication": "0", "Errata": "null", "Offcore": "1" } ]