Crates.io | nifpga-dll-sys |
lib.rs | nifpga-dll-sys |
version | 0.3.0 |
source | src |
created_at | 2023-06-23 12:39:58.689343 |
updated_at | 2023-11-16 11:21:22.997551 |
description | Unofficial binding for NiFpga.dll |
homepage | |
repository | https://github.com/VicidominiLab/nifpga-dll-rs |
max_upload_size | |
id | 898222 |
size | 27,665 |
Unofficial bindings to NiFpga.dll
.
The nifpga-dll-rs
is an unofficial library for Rust designed to interface with the APIs provided by the DLL library NiFpga.dll
. This library allows for example to open a FPGA session, to read/set the registers, and to read/write data from/to the FIFOs.
nifpga-dll-rs
is composed by three crates: nifpga-dll
, nifpga-dll-sys
, nifpga-dll-type-macro
.
Disclaimer: nifpga-dll-rs
is NOT an official NI interface. This library is an independent and autonomous development, unaffiliated with NI. To use nifpga-dll-rs
, ensure you have the DLL library NiFpga.dll
provided by NI installed on your system.
The nifpga-dll-rs
project is distributed under the MIT License. It is a derivative work that incorporates code from the following two projects:
nifpga-rs
https://github.com/DBTaylor/nifpga-rs author David Taylor released on crates.io under MIT License and
ni-fpga-rs
https://github.com/first-rust-competition/ni-fpga-rs author Connor Worley under MIT License available on crates.io.
If you want to replace this Rust crate with your own project or if you want to become a maintainer, you are very welcome! Do not hesitate to contact us for any inquiries or requests.
signature
of my FPGA bit file?The NI FPGA .lvbitx
files are XML text files.
The signature
that you need to open the FPGA Session you can find in the .lvbitx
file by searching for <SignatureRegister>
.
The NI FPGA .lvbitx
files are XML text files.
There you can find the address of all objects of your bit file.
extern crate nifpga_dll;
use nifpga::{NifpgaError, Session};
fn main() -> Result<(), NifpgaError>{
//open the session
//it will be closed when it goes out of scope
let session = Session::open(
"/home/admin/fpga.lvbitx",
"0DA1668CDC2C6C492F1437AE6DC2151E",//signature search <SignatureRegister> in the .lvbitx
"RIO0",
true, //run on open
true //reset on close
)?;
//reserve an IRQ context and wait on IRQ 0
//the context will be unreserved when it goes out of scope
session.reserve_irq_context()?.wait_on_irqs(1, 1000)?;
//acknowledge IRQ 0
session.acknowledge_irqs(1)?;
//open a target-to-host FIFO
//this configures the FIFO and starts it
//it will be stopped when it goes out of scope
let (reader, _) = session.open_read_fifo::<f32>(0, 100)?;
//open a host-to-target FIFO
let (writer, _) = session.open_write_fifo::<f32>(1, 100)?;
//write 2 values to the FIFO
writer.write(&[5.0, 5.0], 1000)?;
// unsafe{
// //acquire 4 elements in the host write buffer
// //these elements will not be sent to the target until they go out of scope
// //this method is unsafe because elements must be dropped in the order they are acquired
// let( elements, _, _) = writer.acquire_elements(4, 1000)?;
// elements.slice.iter_mut().for_each(|el| {*el = 1.0});
// }
//read 3 elements from the FIFO
let mut read_buff = [0.0; 3];
reader.read(&mut read_buff, 1000)?;
println!("{:?}", read_buff);
// unsafe{
// //acquire 3 elements in the host read buffer
// //this section of the buffer will not be available for the FIFO until these elements are dropped
// //this method is unsafe because elements must be dropped in the order they are acquired
// let(elements, _, _) = reader.acquire_elements(3, 1000)?;
// println!("{:?}", elements.slice)
// }
//write to control x18004
session.write::<f32>(0x18004, 5.0)?;
//read from indicator x1800C
println!("{:?}", session.read::<f32>(0x1800C)?);
//write contents of array to control x18000
let array = [5.0, 5.0];
session.write_array::<f32>(0x18000, &array)?;
//read indicator 0x18008 into array
let mut array = [0.0; 2];
session.read_array::<f32>(0x18008, &mut array)?;
println!("{:?}", array);
Ok(())
}